P0037 Terasic Technologies Inc, P0037 Datasheet - Page 23

BOARD DEV/EDUCATION ALTERA DE0

P0037

Manufacturer Part Number
P0037
Description
BOARD DEV/EDUCATION ALTERA DE0
Manufacturer
Terasic Technologies Inc
Type
FPGAr
Datasheet

Specifications of P0037

Contents
Board, Cable, CD, Power Supply
For Use With/related Products
Cyclone III
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 1: Cyclone III Device Data Sheet
Switching Characteristics
Table 1–32. Cyclone III Devices FPGA Sampling Window (SW) Requirement – Read Side
© January 2010 Altera Corporation
DDR2 SDRAM
DDR SDRAM
QDRII SRAM
DDR2 SDRAM
DDR SDRAM
QDRII SRAM
DDR2 SDRAM
DDR SDRAM
QDRII SRAM
DDR2 SDRAM
DDR SDRAM
QDRII SRAM
DDR2 SDRAM
DDR SDRAM
QDRII SRAM
Note to
(1) Column I/Os refer to top and bottom I/Os. Row I/Os refer to right and left I/Os. Wraparound mode refers to the combination of column and row
I/Os.
Memory Standard
Table
1–32:
f
External Memory Interface Specifications
Cyclone III devices support external memory interfaces up to 200 MHz. The external
memory interfaces for Cyclone III devices are auto-calibrating and easy to implement.
For more information about external memory system performance specifications,
board design guidelines, timing analysis, simulation, and debugging information,
refer to
Table 1–32
Literature: External Memory
Setup
1050
1090
580
585
785
705
675
900
785
800
765
745
945
805
880
lists the FPGA sampling window specifications for Cyclone III devices.
Column I/Os
1030
Hold
550
535
735
650
620
845
720
740
990
710
690
890
745
820
C6
C7
C8
A7
I7
Interfaces.
Setup
1065
1020
1105
690
700
805
770
795
910
930
915
855
880
955
955
Row I/Os
1005
1045
Hold
640
650
755
715
740
855
870
855
800
825
900
960
935
(Note 1)
Cyclone III Device Handbook, Volume 2
Setup
1085
1115
1185
1210
1040
1000
1130
1145
1220
1250
850
870
905
985
970
Wraparound Mode
1030
1055
1150
1075
1190
1125
1085
1160
Hold
800
820
855
930
915
985
945
1–23

Related parts for P0037