X1226S8 Intersil, X1226S8 Datasheet
X1226S8
Specifications of X1226S8
Available stocks
Related parts for X1226S8
X1226S8 Summary of contents
Page 1
... All other trademarks mentioned are the property of their respective owners. X1226 4K (512 x 8), 2-Wire ™ RTC May 8, 2006 FN8098.3 Battery Time Switch Keeping Circuitry Registers (SRAM) Compare Alarm Regs (EEPROM) 4K EEPROM ARRAY | Intersil (and design registered trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005-2006. All Rights Reserved BACK ...
Page 2
... Ordering Information PART NUMBER PART MARKING X1226S8* X1226 X1226S8Z* (Note) X1226Z X1226S8I* X1226I X1226S8IZ* (Note) X1226ZI X1226V8* 1226 X1226V8Z* (Note) 1226Z X1226V8I* 1226I X1226V8IZ* (Note) 1226IZ *Add "T1" suffix for tape and reel. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations ...
Page 3
PIN ASSIGNMENTS Pin Number SOIC TSSOP Symbol PHZ/IRQ SDA 6 8 SCL BACK X1226 Brief Description X1. The ...
Page 4
DESCRIPTION (continued) The Real-Time Clock keeps track of time with separate registers for Hours, Minutes, Seconds. The Calendar has separate registers for Date, Month, Year and Day-of-week. The calendar is correct through 2099, with automatic leap year correction. The powerful ...
Page 5
... For example, a >20ppm frequency deviation translates into an accuracy of >1 minute per month. These parameters are available from the crystal manufacturer. Intersil’s RTC family provides on-chip crystal capacitance to tune oscillator frequency from +116 ppm to -37 ppm when using a 12.5 pF load crystal. For more detail information see the Application section ...
Page 6
A read or write can begin at any address in the CCR not necessary to set the RWEL bit prior to writing ...
Page 7
ALARM REGISTERS There are two alarm registers whose contents mimic the contents of the RTC register, but add enable bits and exclude the 24 hour time selection bit. The enable bits specify which registers to use in the comparison between ...
Page 8
WEL: Write Enable Latch—Volatile The WEL bit controls the access to the CCR and mem- ory array during a write operation. This bit is a volatile latch that powers up in the LOW (disabled) state. While the WEL bit is ...
Page 9
... The values calculated above are typical, and total load capacitance seen by the crystal will include approxi- mately 2pF of package and board capacitance in addi- tion to the ATR value. See Application Section and Intersil’s Application Note AN154 for more information. WRITING TO THE CLOCK/CONTROL REGISTERS Changing clock/control register requires the following steps: – ...
Page 10
SERIAL COMMUNICATION Interface Conventions The device supports a bidirectional bus oriented proto- col. The protocol defines any device that sends data onto the bus as a transmitter, and the receiving device as the receiver. The device controlling the transfer is ...
Page 11
Figure 4. Valid Start and Stop Conditions SCL SDA Figure 5. Acknowledge Response From Receiver SCL from Master Data Output from Transmitter Data Output from Receiver Start DEVICE ADDRESSING Following a start condition, the master must output a Slave Address ...
Page 12
Figure 6. Slave Address, Word Address, and Data Bytes (64 Byte pages) Device Identifier Array CCR Write Operations Byte Write For a write operation, the device requires the Slave Address ...
Page 13
A write to a protected block of memory is ignored, but will still receive an acknowledge. At the end of the write command, the X1226 will not initiate an internal write cycle, and will continue to ACK commands. Page Write ...
Page 14
Acknowledge Polling Disabling of the inputs during nonvolatile write cycles can be used to take advantage of the typical 5mS write cycle time. Once the stop condition is issued to indi- cate the end of the master’s byte load operation, ...
Page 15
Random Read Random read operations allow the master to access any location in the X1226. Prior to issuing the Slave Address Byte with the R/W bit set to zero, the master must first perform a “dummy” write operation. The master ...
Page 16
ABSOLUTE MAXIMUM RATINGS Temperature Under Bias ................... -65°C to +135°C Storage Temperature ........................ -65°C to +150°C Voltage and PHZ/IRQ CC BACK pin (respect to ground) ............................-0.5V to 7.0V Voltage on SCL, SDA, X1 and X2 pin ...
Page 17
Notes: (1) The device enters the Active state after any start, and remains active: for 9 clock cycles if the Device Select Bits in the Slave Address Byte are incorrect or until 200nS after a stop ending a read or ...
Page 18
AC Specifications (T = -40°C to +85°C, VCC = +2.7V to +5.5V, unless otherwise specified.) A Symbol f SCL Clock Frequency SCL t Pulse width Suppression Time at inputs IN t SCL LOW to SDA Data Out Valid AA t ...
Page 19
Write Cycle Timing SCL 8th Bit of Last Byte SDA Power-up Timing Symbol (1) t Time from Power-up to Read PUR (1) t Time from Power-up to Write PUW Notes: (1) Delays are measured from the time V V slew ...
Page 20
... In addition to the analog compensation afforded by the adjustable load capacitance, a digital compensation feature is available for the Intersil RTC family. There are three bits known as the Digital Trimming Register or DTR, and they operate by adding or skipping pulses in the clock signal. The range provided is ±30ppm in increments of 10ppm ...
Page 21
... RTC. Care needs to be taken in layout of the RTC circuit to avoid noise pickup. Below in Figure suggested layout for the X1226 or X1227 devices. Figure 15. Suggested Layout for Intersil RTC in SO-8 The X1 and X2 connections to the crystal are to be kept as short as possible. A thick ground trace around ...
Page 22
... Many types of batteries can be used with the Intersil RTC products. 3.0V or 3.6V Lithium batteries are appropriate, and sizes are available that can power a Intersil RTC device for years. Another option is to use a supercapacitor for applications where Vcc may disappear intermittently for short periods of time. ...
Page 23
Referring to Figure 16, Vtrip applies to the “Internal Vcc” node which powers the entire device. This means that if Vcc is powered down and the battery voltage at Vback is higher than the Vtrip voltage, then the entire chip ...
Page 24
Small Outline Package Family (SO PIN #1 I.D. MARK 0.010 SEATING PLANE 0.004 C 0.010 MDP0027 SMALL OUTLINE PACKAGE FAMILY (SO) SYMBOL SO-8 SO-14 ...
Page 25
... Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use ...