PIC18F4431-I/PT Microchip Technology, PIC18F4431-I/PT Datasheet - Page 179

IC PIC MCU FLASH 8KX16 44TQFP

PIC18F4431-I/PT

Manufacturer Part Number
PIC18F4431-I/PT
Description
IC PIC MCU FLASH 8KX16 44TQFP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F4431-I/PT

Program Memory Type
FLASH
Program Memory Size
16KB (8K x 16)
Package / Case
44-TQFP, 44-VQFP
Core Processor
PIC
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, Power Control PWM, QEI, POR, PWM, WDT
Number Of I /o
36
Eeprom Size
256 x 8
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 9x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
768 B
Interface Type
EUSART/I2C/SPI/SSP
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
36
Number Of Timers
4
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
9-ch x 10-bit
Package
44TQFP
Device Core
PIC
Family Name
PIC18
Maximum Speed
40 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
XLT44PT3 - SOCKET TRAN ICE 44MQFP/TQFPAC164305 - MODULE SKT FOR PM3 44TQFP444-1001 - DEMO BOARD FOR PICMICRO MCUAC164020 - MODULE SKT PROMATEII 44TQFP
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F4431-I/PT
Manufacturer:
MICROCHIP
Quantity:
1 400
Part Number:
PIC18F4431-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F4431-I/PT
Manufacturer:
MICROCHI
Quantity:
20 000
FIGURE 16-13:
16.2.6.2
The velocity event pulse (velcap, see Figure 16-12)
serves as the TMR5 capture trigger to IC1 while in the
Velocity mode. The number of velocity events are
reduced by the velocity postscaler before they are used
as the input capture clock. The velocity event reduction
ratio can be set with the PDEC1:PDEC0 control bits
(QEICON<1:0>) to 1:4, 1:16, 1:64 or no reduction (1:1).
The velocity postscaler settings are automatically
reloaded from their previous values as the Velocity
mode is re-enabled.
 2003 Microchip Technology Inc.
Note 1: Timing shown is for QEIM<2:0> = 101, 110 or 111 (x4 Update mode enabled) and the velocity postscaler divide ratio
Instr.
Execution
2: VELR register latches the TMR5 count on the “velcap” capture pulse. Timer5 must be set to the synchronous timer or
3: The TMR5 counter is reset on the next Q1 clock cycle following the “velcap” pulse. TMR5 value is unaffected when the
4: IC1IF interrupt is enabled by setting IC1IE as follows, BSF PIE2, IC1IE. Assume IC1E bit is placed in PIE2 Peripheral
5: Post decimation value is changed from PDEC = 01 (decimate by 4) to PDEC = 00 (decimate by 1).
is set to divide by 4 (PDEC<1:0> = 01).
Counter mode. In this example, it is set to the Synchronous Timer mode where the TMR5 prescaler divide ratio = 1
(i.e., Timer5 clock = T
Velocity Measurement mode is first enabled (VELM = 0). The velocity postscaler values must be reconfigured to their
previous settings when re-entering Velocity Measurement mode. While making speed measurements of very slow
rotational speeds (e.g., servo-controller applications), the Velocity Measurement mode may not provide sufficient
precision. The Pulse Width Measurement mode may have to be used to provide the additional precision. In this case,
the input pulse is measured on the CAP1 input pin.
Interrupt Enable register in the target device. The actual IC1IF bit is written on Q2 rising edge.
QEA
QEB
vel_out
velcap
TMR5
VELR
cnt_reset
IC1IF
CAP1REN
Velocity Postscaler
BCF TMR5CON, VELM
(4)
(2)
(2)
(3)
VELOCITY MEASUREMENT TIMING
CY
).
BCF PIE2, IC1IE
Old Value
PIC18F2331/2431/4331/4431
Q1
BSF PIE2, IC1IE
Preliminary
1529
Forward
16.2.6.3
The TMR5 value can be reset (TMR5 register pair =
0000h) on a velocity event capture by setting the
CAP1REN bit (CAP1CON<6>). When CAP1REN is
cleared, the TMR5 time base will not be reset on any
velocity event capture pulse. The VELR register pair,
however, will continue to be updated with the current
TMR5 value.
Q1
(1)
MOVWF QEICON
1537
CAP1REN in Velocity Mode
Reverse
(5)
Q1
DS39616B-page 177

Related parts for PIC18F4431-I/PT