PIC18F45J10-I/ML Microchip Technology, PIC18F45J10-I/ML Datasheet - Page 194

IC PIC MCU FLASH 16KX16 44QFN

PIC18F45J10-I/ML

Manufacturer Part Number
PIC18F45J10-I/ML
Description
IC PIC MCU FLASH 16KX16 44QFN
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F45J10-I/ML

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Core Processor
PIC
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 13x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-QFN
Controller Family/series
PIC18
No. Of I/o's
21
Ram Memory Size
1024Byte
Cpu Speed
40MHz
No. Of Timers
3
Interface
I2C, SPI, USART
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
MSSP, SPI, I2C, EUSART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
32
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DV164136, DM163022, DM183040
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 13 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164336 - MODULE SOCKET FOR PM3 28/44QFNAC162074 - HEADER INTRFC MPLAB ICD2 44TQFPMA180013 - MODULE PLUG-IN 18F45J10 44TQFPAC162067 - HEADER INTRFC MPLAB ICD2 40/28PXLT44QFN2 - SOCKET TRAN ICE 44QFN/40DIP
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
PIC18F45J10 FAMILY
TABLE 16-4:
DS39682E-page 192
INTCON
PIR1
PIE1
IPR1
PIR2
PIE2
IPR2
PIR3
PIE3
IPR3
TRISC
TRISD
SSP1BUF
SSP1ADD
SSP1CON1
SSP1CON2
SSP1STAT
SSP2BUF
SSP2ADD
SSP2CON1
SSP2CON2
SSP2STAT
Legend: — = unimplemented, read as ‘0’. Shaded cells are not used by the MSSP module in I
Note 1:
Name
2:
(1)
These registers and/or bits are not implemented on 28-pin devices and should be read as ‘0’.
Alternate names and definitions for these bits when the MSSP module is operating in I
Section 16.4.3.2 “Address Masking” for details.
GIE/GIEH PEIE/GIEL
MSSP1 Receive Buffer/Transmit Register
MSSP1 Address Register (I
MSSP1 Baud Rate Reload Register (I
MSSP2 Receive Buffer/Transmit Register
MSSP2 Address Register (I
MSSP2 Baud Rate Reload Register (I
PSPIE
PSPIP
PSPIF
OSCFIF
OSCFIE
OSCFIP
SSP2IE
SSP2IP
TRISC7
TRISD7
SSP2IF
WCOL
WCOL
GCEN
GCEN
GCEN
GCEN
Bit 7
SMP
SMP
REGISTERS ASSOCIATED WITH I
(1)
(1)
(1)
ACKSTAT
ACKSTAT ADMSK5
ACKSTAT
ACKSTAT ADMSK5
TRISC6
TRISD6
BCL2IF
BCL2IE
BCL2IP
SSPOV
SSPOV
CMIE
CMIP
CMIF
ADIF
ADIE
ADIP
Bit 6
CKE
CKE
TMR0IE
TRISC5
TRISD5
SSPEN
ACKDT
SSPEN
ACKDT
RCIF
RCIE
RCIP
Bit 5
D/A
D/A
2
2
C™ Slave mode).
C Slave mode).
(2)
(2)
ADMSK4
ADMSK4
2
2
TRISC4
TRISD4
ACKEN
ACKEN
INT0IE
C Master mode).
C Master mode).
Bit 4
TXIF
TXIE
TXIP
CKP
CKP
P
P
(2)
(2)
2
C™ OPERATION
ADMSK3
ADMSK3
TRISC3
TRISD3
SSP1IF
SSP1IE
SSP1IP
BCL1IE
BCL1IP
BCL1IF
SSPM3
SSPM3
RCEN
RCEN
RBIE
Bit 3
S
S
(2)
(2)
ADMSK2
ADMSK2
TMR0IF
CCP1IE
CCP1IP
CCP1IF
TRISC2
TRISD2
SSPM2
SSPM2
Bit 2
PEN
R/W
PEN
R/W
(2)
(2)
ADMSK1
ADMSK1
TMR2IE
TMR2IP
TMR2IF
TRISC1
TRISD1
SSPM1
SSPM1
INT0IF
© 2009 Microchip Technology Inc.
RSEN
RSEN
Bit 1
UA
UA
2
C™ mode.
(2)
(2)
2
C Slave mode. See
TMR1IF
TMR1IE
TMR1IP
CCP2IE
CCP2IP
CCP2IF
TRISC0
TRISD0
SSPM0
SSPM0
RBIF
Bit 0
SEN
SEN
SEN
SEN
BF
BF
on Page
Values
Reset
47
49
49
49
49
49
49
49
49
49
50
50
48
48
48
48
48
48
50
50
50
50
48
50

Related parts for PIC18F45J10-I/ML