STR710RZH6 STMicroelectronics, STR710RZH6 Datasheet - Page 61

MCU ARM7 32BIT 64-LFBGA

STR710RZH6

Manufacturer Part Number
STR710RZH6
Description
MCU ARM7 32BIT 64-LFBGA
Manufacturer
STMicroelectronics
Series
STR7r
Datasheet

Specifications of STR710RZH6

Core Processor
ARM7
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, HDLC, I²C, SmartCard, SPI, UART/USART, USB
Peripherals
PWM, WDT
Number Of I /o
48
Program Memory Type
ROMless
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 4x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LFBGA
Processor Series
STR710x
Core
ARM7TDMI
Data Bus Width
32 bit
Data Ram Size
64 KB
Interface Type
CAN, EMI, USB
Maximum Clock Frequency
66 MHz
Number Of Programmable I/os
48
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWARM, EWARM-BL, MCBSTR7, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
STX-PRO/RAIS, STX-RLINK, STR79-RVDK/CPP, STR79-RVDK, STR79-RVDK/UPG
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 4 Channel
For Use With
MCBSTR7UME - MCBSTR7 + ULINK-ME DEV KITMCBSTR7 - BOARD EVAL STM STR71X SERIES497-4516 - BOARD EVAL FOR STR71X SER MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STR710RZH6
Manufacturer:
STMicroelectronics
Quantity:
900
Part Number:
STR710RZH6
Manufacturer:
STMicroelectronics
Quantity:
10 000
STR71xF
Table 36.
Notes:
1. Data based on standard I
2. The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the
3. The maximum hold time t
4. Measurement points are done at CMOS levels: 0.3xV
5. f
6. The following table gives the values to be written in the I2CCCR register to obtain the required I
t
w(STO:STA)
Symbol
t
t
t
t
t
w(SCLH)
w(SCLL)
t
su(SDA)
t
t
t
su(STO)
t
t
su(STA)
h(SDA)
undefined region of the falling edge of SCL.
frequency.
r(SDA)
r(SCL)
f(SDA)
h(STA)
f(SCL)
PCLK1
C
b
, must be at least 8 MHz to achieve max fast I
SCL clock low time
SCL clock high time
SDA setup time
SDA data hold time
SDA and SCL rise time
SDA and SCL fall time
START condition hold time
Repeated START condition setup
time
STOP condition setup time
STOP to START condition time (bus
free)
Capacitive load for each bus line
I2C characteristics
Parameter
2
h(SDA)
C protocol requirement, not tested in production.
is not applicable.
2
C speed (400 kHz).
DD
Min
Standard mode
250
0
4.7
4.0
4.7
4.0
4.7
4.0
and 0.7xV
3)
1)
I
2
C
Max
DD
1000
300
400
.
1)
20+0.1C
20+0.1C
Fast mode I
Min
100
0
1.3
0.6
0.6
0.6
1.3
0.6
Electrical parameters
2)
1)
b
b
Max
900
2
300
300
400
2
C
C SCL line
5)
3)
1)
Unit
61/78
pF
µs
ns
µs
µs
µs

Related parts for STR710RZH6