HD6473258P10V Renesas Electronics America, HD6473258P10V Datasheet - Page 70

MCU 5V 32K PB-FREE 64-DIP

HD6473258P10V

Manufacturer Part Number
HD6473258P10V
Description
MCU 5V 32K PB-FREE 64-DIP
Manufacturer
Renesas Electronics America
Series
H8® H8/325r
Datasheets

Specifications of HD6473258P10V

Core Size
8-Bit
Program Memory Size
32KB (32K x 8)
Oscillator Type
External
Core Processor
H8/300
Speed
10MHz
Connectivity
SCI, UART/USART
Number Of I /o
53
Program Memory Type
OTP
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Operating Temperature
-20°C ~ 75°C
Package / Case
64-DIP
No. Of I/o's
53
Ram Memory Size
1024Byte
Cpu Speed
10MHz
No. Of Timers
3
Digital Ic Case Style
DIP
Supply Voltage
RoHS Compliant
Controller Family/series
H8/330
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Peripherals
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6473258P10V
Manufacturer:
RENESAS
Quantity:
600
Part Number:
HD6473258P10V
Manufacturer:
RENESAS
Quantity:
1 200
Part Number:
HD6473258P10V
Manufacturer:
HITACHI/日立
Quantity:
20 000
4.1 Overview
The H8/325 Series recognizes only two kinds of exceptions: interrupts and the reset. Table 4-1
indicates their priority and the timing of their hardware exception-handling sequence. The ROMless
versions (HD6413258, HD6413238) are used only in mode 1 (expanded mode with on-chip ROM
disabled).
Table 4-1. Reset and Interrupt Exceptions
Priority
High
Low
4.2 Reset
4.2.1 Overview
A reset has the highest exception-handling priority. When the RES pin goes low, all current
processing stops and the chip enters the reset state. The internal state of the CPU and the registers
of the on-chip supporting modules are initialized. When RES returns from low to high, the chip
comes out of the reset state via the reset exception-handling sequence.
4.2.2 Reset Sequence
The reset state begins when RES goes low. To ensure correct resetting, at power-on the RES pin
should be held low for at least 20ms. In a reset during operation, the RES pin should be held low
for at least 10 system clock (Ø) cycles.
When RES returns from low to high, hardware carries out the following reset exception-handling
sequence.
Type of
exception
Reset
Interrupt
Section 4. Exception Handling
Timing of exception-handling sequence
When RES goes low, the chip enters the reset state immediately. The
hardware exception-handling sequence (reset sequence) begins as
soon as RES goes high again.
When an interrupt is requested, the hardware exception-handling
sequence (interrupt sequence) begins at the end of the current
instruction, or at the end of the current hardware exception-handling
sequence.
61

Related parts for HD6473258P10V