SAF-C167CS-L16M 3V CA+ Infineon Technologies, SAF-C167CS-L16M 3V CA+ Datasheet - Page 68

no-image

SAF-C167CS-L16M 3V CA+

Manufacturer Part Number
SAF-C167CS-L16M 3V CA+
Description
IC MCU 16BIT ROM/LESS MQFP-144
Manufacturer
Infineon Technologies
Series
C16xxr
Datasheet

Specifications of SAF-C167CS-L16M 3V CA+

Core Processor
C166
Core Size
16-Bit
Speed
16MHz
Connectivity
CAN, EBI/EMI, SPI, SSC, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
111
Program Memory Type
ROMless
Ram Size
11K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
144- BSQFP
Data Bus Width
16 bit
Data Ram Size
11 KB
Interface Type
ASC, CAN, SSC
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
111
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 24 Channel
Packages
PG-MQFP-144
Max Clock Frequency
16.0 MHz
Sram (incl. Cache)
11.0 KByte
Can Nodes
2
A / D Input Lines (incl. Fadc)
24
Program Memory
0.0 KByte
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
F167CSL16M3VCAZNT
F167CSL16M3VCAZXT
SAFC167CSL16M3VCAT
SP000017109
SP000103470
Table 17
Parameter
Output delay from CLKOUT falling edge
Valid for: address (MUX on PORT0), write data out
Output delay from CLKOUT edge
Valid for: latched CS, ALE (normal)
Output delay from CLKOUT edge
Valid for: WR, WRL, WRH, WrCS
Output delay from CLKOUT edge
Valid for: RD, RdCS
Input setup time to CLKOUT falling edge
Valid for: read data in
Input hold time after CLKOUT falling edge
Valid for: read data in
Output delay from CLKOUT falling edge
Valid for: address (on PORT1 and/or P4), BHE
Output hold time after CLKOUT falling edge
Valid for: address, BHE
Output hold time after CLKOUT edge
Valid for: write data out
Output delay from CLKOUT falling edge
Valid for: ALE (extended), early CS
Turn off delay after CLKOUT edge
Valid for: write data out
Turn on delay after CLKOUT falling edge
Valid for: write data out
Output hold time after CLKOUT edge
Valid for: early CS
1)
2)
3)
The bandwidth of a parameter (minimum and maximum value) covers the whole
operating range (temperature, voltage) as well as process variations. Within a given
device, however, this bandwidth is smaller than the specified range. This is also due to
Data Sheet
Read data are latched with the same (internal) clock edge that triggers the address change and the rising edge
of RD. Therefore address changes before the end of RD have no impact on (demultiplexed) read cycles.
Due to comparable propagation delays the address does not change before WR goes high. The minimum
output delay (
Not 100% tested, guaranteed by design and characterization.
tc
External Bus Cycle Timing (Operating Conditions apply)
17min
) is therefore the actual value of
1)
2)
3)
3)
3)
64
tc
12
.
Symbol
tc
tc
tc
tc
tc
tc
tc
tc
tc
tc
tc
tc
tc
10
11
12
13
14
15
16
17
18
19
20
21
22
CC 3
CC -3
CC -3
CC -2
SR 14
SR 0
CC 2
CC -2
CC -1
CC -2
CC –
CC -5
CC -3
min.
C167CS-L16M3V
Limits
max.
26
14
13
9
23
17
14
7
6
Low Power
V1.0, 2001-10
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for SAF-C167CS-L16M 3V CA+