CY28400OXC-2T Silicon Laboratories Inc, CY28400OXC-2T Datasheet - Page 6

no-image

CY28400OXC-2T

Manufacturer Part Number
CY28400OXC-2T
Description
Clock Buffer PCIe buffer 1in 4out
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of CY28400OXC-2T

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Rev 1.0, November 21, 2006
PWRDWN—Assertion
When the power-down pin is sampled as being asserted by
two consecutive rising edges of DIFC, all DIFT outputs will be
held high or tri-stated (depending on the state of the control
register drive mode and OE bits) on the next DIFC high to low
transition. When the SMBus PWRDWN Drive Mode bit is
OE_INV
0
0
1
1
PWRDWN
PWRDWN
PWRDWN
PWRDWN
DIFC
DIFC
DIFC
DIFC
DIFT
DIFT
DIFT
DIFT
PWRDWN
0
1
0
1
Figure 3. PWRDWN Deassertion Diagram, OE_INV = 0
Figure 4. PWRDWN Deassertion Diagram, OE_INV = 1
Figure 1. PWRDWN Assertion Diagram, OE_INV = 0
Figure 2. PWRDWN Assertion Diagram, OE_INV = 1
Power Down
Power Down
Normal
Normal
Mode
<300 µs, >200 mV
<300 µs, >200 mV
Tdrive_Pwrdwn#
Tdrive_Pwrdwn#
Tstable
Tstable
<1 ms
<1 ms
programmed to ‘0’, all clock outputs will be held with the DIFT
pin driven high at 2 x Iref and DIFC tri-stated. However, if the
control register PWRDWN Drive Mode bit is programmed to
‘1’, then both DIFT and the DIFC are tri-stated.
PWRDWN—Deassertion
The power-up latency is less than 1 ms. This is the time from
the deassertion of the PWRDWN pin or the ramping of the
power supply or the time from valid SRC_IN input clocks until
the time that stable clocks are output from the buffer chip (PLL
locked). IF the control register PWRDWN Drive Mode bit is
programmed to ‘1’, all differential outputs must be driven high
in less than 300 μs of the power down pin deassertion to a
voltage greater than 200 mV.
CY28400-2
Page 6 of 15

Related parts for CY28400OXC-2T