S25FL128P0XMFI011 Spansion Inc., S25FL128P0XMFI011 Datasheet - Page 37

no-image

S25FL128P0XMFI011

Manufacturer Part Number
S25FL128P0XMFI011
Description
IC 128M CMOS 3V/104MHZ SPI BUS INTERFACE
Manufacturer
Spansion Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S25FL128P0XMFI011
Manufacturer:
SAMSUNG
Quantity:
1 576
Notes
1. In parallel mode, the maximum access clock frequency (Fsck) is 10 MHz (SCK pin clock frequency).
2. To release the device from Deep Power Down and read Electronic ID in parallel mode, a Parallel Mode Enter command (55h) must be issued before the RES
3. Byte 1 will output the Electronic Signature.
July 2, 2007 S25FL128P_00_04
11.14.2
command. The device will not exit parallel mode until a Parallel Mode Exit command (45h) is written, or upon power-down or power-up sequence.
SCK
CS#
PO[7-0]
SO
SI
SCK
CS#
SI
Hi-Z
Hi-Z
Parallel Mode
When the device is in parallel mode, the maximum SCK clock frequency is 10 MHz. The device requires a
single clock cycle instead of eight clock cycles to access the next data byte. The method of memory content
output will be the same compared to outside of parallel mode. The only difference is that a byte of data is
output per clock cycle instead of a single bit. In this case, the Electronic Signature will be output onto the
P0[7–0] serial output pins.
0
1
0
2
D a t a
1
Command
2
Figure 11.21 Parallel Release from Deep Power Down and
3
Figure 11.20 Serial Release from Deep Power Down and
Command
Read Electronic Signature (RES) Command Sequence
Read Electronic Signature (RES) Command Sequence
3
4
S h e e t
5
4
6
5
7
6
MSB
23 22 21
8
7
MSB
23 22 21
( P r e l i m i n a r y )
9 10
8
3 Dummy Bytes
9 10
S25FL128P
3 Dummy Bytes
Electronic ID
28 29 30 31 32 33 34 35 36 37 38
3 2
Deep Power-down Mode
28 29 30 31 32 33 34 35 36 37 38
3 2
Deep Power-down Mode
1
0
1
MSB
7
0
Byte
1
6
5
Electronic ID out
4
3
2
1
0
t
RES
t
RES
Standby Mode
Standby Mode
37

Related parts for S25FL128P0XMFI011