IPPOSPHYL2 Altera, IPPOSPHYL2 Datasheet - Page 46

no-image

IPPOSPHYL2

Manufacturer Part Number
IPPOSPHYL2
Description
Manufacturer
Altera
Datasheet

Specifications of IPPOSPHYL2

Lead Free Status / RoHS Status
Not Compliant
3–18
Table 3–9. POS-PHY Level 3 Transmit Interface (Part 1 of 2)
POS-PHY Level 2 and 3 Compiler User Guide
tfclk
tdat[31:0]
tsop
teop
terr
tprty
tmod[1:0]
Signal
1
Input
Link to PHY
Link to PHY
Link to PHY
Link to PHY
Link to PHY
Link to PHY
For a POS-PHY level 3 PHY-layer MegaCore function, the following rules apply:
‘A’ interface signals are prefixed by a_; ‘B’ interface signals are prefixed by b1_, b2_,
and so on.
Table 3–9
Direction
Link to PHY results in an output port on the MegaCore function.
PHY to link results in an input port on the MegaCore function.
Link to PHY results in an input port on the MegaCore function.
PHY to link results in an output port on the MegaCore function.
describes the POS-PHY level 3 transmit interface.
Transmit FIFO buffer write clock. tfclk synchronizes data transfer transactions
between the link-layer device and the PHY-layer device. tfclk can cycle at a rate up
to 104 MHz.
Transmit packet data bus. This bus carries the packet octets that are written to the
selected transmit FIFO buffer. The tdat bus is valid only when tenb is asserted.
The data must be transmitted in big-endian order on tdat. When an 8-bit interface is
used, only tdat[7:0] is supported.
Transmit start of packet signal. tsop delineates the packet boundaries on the tdat
bus. When tsop is high, the start of the packet is present on the tdat bus. tsop is
required to be present at the beginning of every packet and is valid only when tenb is
asserted.
Transmit end of packet signal. teop delineates the packet boundaries on the tdat
bus. When teop is high, the end of the packet is present on the tdat bus. tmod
indicates the number of valid bytes the last double-word is composed of, when teop
is asserted. teop is required to be present at the end of every packet and is valid only
when tenb is asserted.
Transmit error indicator signal. terr indicates that the current packet should be
aborted. When terr is set high, the current packet is aborted. terr should only be
asserted when teop is asserted.
Transmit bus parity signal. The transmit parity signal indicates the parity calculated
over the tdat bus. tprty is valid only when tenb is asserted. When tprty is
supported, the PHY-layer device must support both even and odd parity. The PHY-
layer device must report any parity error to higher layers, but does not interfere with
the transferred data.
Transmit word modulo. tmod indicates the number of valid data bytes in tdat. The
tmod bus is normally zero, except during the last double-word transfer of a packet on
tdat. When teop is asserted, the number of valid packet data bytes on tdat is
specified by tmod.
When tmod[1:0] = ‘00’, tdat[31:0] is valid.
When tmod[1:0] = ‘01’ tdat[31:8] is valid.
When tmod[1:0] = ‘10’ tdat[31:16] is valid.
When tmod[1:0] = ‘11’ tdat[31:24] is valid.
When tmod[1:0] should only be asserted when teop is asserted.
Preliminary
Description
© November 2009 Altera Corporation
Chapter 3: Functional Description
Interface Signals

Related parts for IPPOSPHYL2