KU82596DX25 S Z714 Intel, KU82596DX25 S Z714 Datasheet - Page 12

no-image

KU82596DX25 S Z714

Manufacturer Part Number
KU82596DX25 S Z714
Description
Manufacturer
Intel
Datasheet

Specifications of KU82596DX25 S Z714

Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Not Compliant
82596DX SX
PIN DESCRIPTIONS
12
PORT
RESET
LE BE
CA
INT INT
V
V
TxD
TxC
Symbol
CC
SS
18 Pins (DX)
19 Pins (SX)
(DX and SX)
Pin No
19 Pins
PQFP
119
125
69
65
54
64
3
(Continued)
Type
O
O
I
I
I
I
I
PORT When this signal is received the 82596 latches the data on the
data bus into an internal 32-bit register When the CPU is asserting this
signal it can write into the 82596 (via the data bus) This pin must be
activated twice during all CPU Port access commands
RESET This active high internally synchronized signal causes the
82596 to terminate current activity The signal must be high for at least
five system clock cycles After five system clock cycles and four TxC
clock cycles the 82596 will execute a Reset when it receives a high
RESET signal When RESET returns to low the 82596 waits for the
first CA signal and then begins the initialization sequence
LITTLE ENDIAN BIG ENDIAN This dual-function pin is used to
select byte ordering When LE BE is high little endian byte ordering is
used when low big endian byte ordering is used for data in frames
(bytes) and for control (SCB RFD CBL etc )
CHANNEL ATTENTION The CPU uses this pin to force the 82596 to
begin executing memory resident Command blocks The CA signal is
internally synchronized The signal must be high for at least one
system clock It is latched internally on the high to low edge and then
detected by the 82596
The first CA after a Reset forces the 82596 into the initialization
sequence beginning at location 00FFFFF6h or an SCP address written
to the 82596 using CPU Port access All subsequent CA signals cause
the 82596 to begin executing new command sequences from the SCB
INTERRUPT A high signal on this pin notifies the CPU that the 82596
is requesting an interrupt This signal is an edge triggered interrupt
signal and can be configured to be active high or low
POWER
GROUND 0V
TRANSMIT DATA This pin transmits data to the serial link It is high
when not transmitting
TRANSMIT CLOCK This signal provides the fundamental timing for
the serial subsystem The clock is also used to transmit data
synchronously on the TxD pin For NRZ encoding data is transferred
to the TxD pin on the high to low clock transition For Manchester
encoding the transmitted bit center is aligned with the low to high
transition Transmit clock should always be running for proper device
operation
a
5V
g
10%
Name and Function

Related parts for KU82596DX25 S Z714