KU82596DX25 S Z714 Intel, KU82596DX25 S Z714 Datasheet - Page 26

no-image

KU82596DX25 S Z714

Manufacturer Part Number
KU82596DX25 S Z714
Description
Manufacturer
Intel
Datasheet

Specifications of KU82596DX25 S Z714

Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Not Compliant
82596DX SX
INTERMEDIATE SYSTEM CONFIGURATION POINTER (ISCP)
The ISCP indicates the location of the System Control Block Often the SCP is in ROM and the ISCP is in RAM
The CPU loads the SCB address (or an equivalent data structure) into the ISCP and asserts CA This Channel
Attention signal causes the 82596 to begin its initialization procedure and to get the SCB address from the
ISCP and SCP In 82586 and 32-bit Segmented modes the SCP base address is also the base address of all
Command Blocks Frame Descriptors and Buffer Descriptors (but not buffers) All these data structures must
reside in one 64-kB segment however in Linear mode no such limitation is imposed
The following diagram illustrates the ISCP format
INITIALIZATION PROCESS
The CPU sets up the SCP ISCP and the SCB structures and if desired an alternative SCP address It also
sets BUSY to 01h The 82596 is initialized when a Channel Attention signal follows a Reset signal causing the
82596 to access the System Configuration Pointer The sysbus byte the operational mode the bus throttle
timer triggering method the interrupt polarity and the state of LOCK are read After reset the bus throttle
26
BUSY
SCB OFFSET
SCB BASE
BUSY
SCB ADDRESS
31
A15
A31
31
A31
x x x x x x
0 0 0
Figure 16 The Intermediate System Configuration Pointer 82586 and 32-Bit Segmented Modes
Figure 17 The Intermediate System Configuration Pointer Linear Mode
Indicates that the 82596 is being initialized The CPU sets the ISCP to 01h before it gives
the first CA to the 82596 The ISCP is cleared by the 82596 after the SCB base and offset
are read Note that the most significant byte of the first word of the ISCP is not modified
when BUSY is cleared
This 16-bit quantity specifies the offset portion of the address of the SCB
Specifies the base portion of the address of the SCB The base of SCB is also the base of
all 82596 Command Blocks Frame Descriptors and Buffer Descriptors In the 82586
mode bits A31– A24 are considered to be zero
SCB OFFSET
ODD WORD
ODD WORD
Indicates that the 82596 is being initialized The ISCP is set to 01h by the CPU before its
first CA to the 82596 It is cleared by the 82596 after the SCB address is read
This 32-bit quantity specifies the physical address of the SCB
x x
A24
A23
in 82586 mode
in 32-bit segmented mode
SCB ABSOLUTE ADDRESS
A0
16 15
16 15
SCB BASE ADDRESS
0 0 0
EVEN WORD
EVEN WORD
8 7
8 7
BUSY
BUSY
A0
A0
0
0
ISCP
ISCP
ISCP
ISCP
a
a
4
4

Related parts for KU82596DX25 S Z714