EP3C25E144I7N Altera, EP3C25E144I7N Datasheet - Page 53

IC CYCLONE III FPGA 25K 144 EQFP

EP3C25E144I7N

Manufacturer Part Number
EP3C25E144I7N
Description
IC CYCLONE III FPGA 25K 144 EQFP
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C25E144I7N

Number Of Logic Elements/cells
24624
Number Of Labs/clbs
1539
Total Ram Bits
608256
Number Of I /o
82
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
144-EQFP
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.544-2370 - KIT STARTER CYCLONE III EP3C25
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2542

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C25E144I7N
Manufacturer:
IR
Quantity:
12 000
Part Number:
EP3C25E144I7N
Manufacturer:
ALTERA31
Quantity:
500
Part Number:
EP3C25E144I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C25E144I7N
Manufacturer:
ALTERA
0
Part Number:
EP3C25E144I7N
0
Verification
Figure 13. Specifying the Number of Processors
© November 2008 Altera Corporation
f
Preserving Performance
You can use the incremental compilation feature to preserve unchanged parts of your
design, thus preserving performance and allowing you to reach timing closure more
efficiently. For guidelines and references, refer to
Team-Based Design” on page
Reducing Compilation Time
You can speed up design iteration time by an average of 60% when making changes to
the design with the incremental compilation feature.
For guidelines and references, refer to the
Design” on page
The Quartus II software can run some algorithms in parallel to take advantage of
multiple processors and reduce compilation time when more than one processor is
available to compile the design. To set the number of processors available for a
Quartus II compilation, specify the Maximum processors allows for parallel
compilation on the Compilation Process Settings page of the Settings dialog box, as
in
parallel compilation.
Figure
13. The default value for the number of processors is 1, which disables
35.
35.
“Planning for Hierarchical and Team-Based
“Planning for Hierarchical and
Page 53

Related parts for EP3C25E144I7N