XC4VFX100-10FFG1517I Xilinx Inc, XC4VFX100-10FFG1517I Datasheet - Page 177

no-image

XC4VFX100-10FFG1517I

Manufacturer Part Number
XC4VFX100-10FFG1517I
Description
IC FPGA VIRTEX-4FX 100K 1517FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX100-10FFG1517I

Number Of Logic Elements/cells
94896
Number Of Labs/clbs
10544
Total Ram Bits
6930432
Number Of I /o
768
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX100-10FFG1517I
Manufacturer:
XILINX
Quantity:
55
Part Number:
XC4VFX100-10FFG1517I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX100-10FFG1517I
Manufacturer:
XILINX
0
Virtex-4 FPGA User Guide
UG070 (v2.6) December 1, 2008
Solution Summary
R
Design Files
All the necessary files required for the above design are contained in a ZIP archive
downloadable from the Xilinx website at:
Open the ZIP archive and extract FIFO16_solution3.zip.
The following criteria can be used to choose a particular solution for the design.
https://secure.xilinx.com/webreg/clickthrough.do?cid=30163
“Solution 1: Synchronous/Asynchronous Clock Work-Arounds”
“Solution 2: Work-Around Using a Third Fast Clock”
“Solution 3: FIFO Flag Generator Using Gray Code”
Design is currently supported in the CORE Generator tool
Design is required to run at the maximum FIFO16 clock rates
Exact values are required for the ALMOSTEMPTY and ALMOSTFULL Flags
Resource utilization is more than that for Solution 2 and Solution 3 (see Solution 1
for details)
Continuous RDCLK and WRCLK are available after RST
Smallest resource utilization is required
RDCLK and WRCLK needs to be intermittently stopped after RST
Design is not required to run at the maximum FIFO16 clock rates (see Solution 2
for more details)
The generation of a third continuous fast clock is feasible
ALMOSTEMPTY and ALMOSTFULL flags can be delayed by from 1 to 2 RDCLK
or WRCLK periods, respectively
Design is required to run at the maximum FIFO16 clock rates
Resource utilization smaller than Solution 1 is required
RDCLK and WRCLK needs to be intermittently stopped after RST
ALMOSTEMPTY and ALMOSTFULL flags need not be exact and can be within a
range.
www.xilinx.com
FIFO16 Error Condition and Work-Arounds
should be used if:
should be used if:
should be used if:
177

Related parts for XC4VFX100-10FFG1517I