SL811S Cypress Semiconductor Corp, SL811S Datasheet - Page 7

no-image

SL811S

Manufacturer Part Number
SL811S
Description
IC USB SLAVE CTRLR 28PLCC
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of SL811S

Applications
USB Host/Slave Controller
Controller Series
USB-Hosts
Ram Size
256 x 8
Interface
USB
Number Of I /o
8
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 65°C
Mounting Type
Surface Mount
Package / Case
28-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Core Processor
-
Program Memory Type
-
Other names
428-1460

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SL811S
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
SL811S13
Manufacturer:
SCANLOGIC
Quantity:
20 000
Part Number:
SL811ST
Manufacturer:
KSS
Quantity:
93
Part Number:
SL811ST13
Quantity:
60
The SL811S/T write or read operation terminates when either nWR or nCS becomes inactive. For devices interfacing to the
SL811S/T that deactivate the Chip Select nCS before the write nWR, the data hold timing should be measured from the nCS and
will be the same value as specified. Thus, both Intel and Motorola type CPUs work well with SL811S/T without any external glue
logic required.
4.5
In applications that require transfers of large amounts of data such as scanner interfaces, the SL811S/T provides a DMA interface.
This interface supports DMA read or write transfers to the SL811S/T internal RAM buffer through the microprocessor data bus
via two control lines: nDRQ (Data Request) and nDACK (Data Acknowledge), and along with the nWR line, controls the data flow
into the SL811S/T. The SL811S/T has a count register that allows programmable block sizes to be selected for DMA transfer. The
control signals interface—both nDRQ and nDACK—are designed to be compatible with standard DMA interfaces.
4.6
The SL811S/T interrupt controller provides a single output signal. The INTR can be activated by a number of events that may
occur as a result of USB activity. Control and status registers are provided to allow you to select single or multiple events that will
generate an interrupt (assert INTR), and provide a means of viewing the interrupt status. The interrupt can be cleared by writing
to the Status Register located in the internal register space at address 0x0d.
4.7
The SL811S/T contains 256 bytes of internal buffer memory. The first 64 bytes of memory represent the control register, status
registers, and Endpoint registers for programmed I/O operations. The remaining memory locations are used for data buffering
(max 192 Bytes).
Access to the registers and data memory is done by an external microprocessor through the 8-bit data bus. This can be in either
of two addressing modes - indexed or direct access. With indexed addressing, the address is first written into the device with the
A0 address line Low, then the following cycle with A0 address line High is directed to the specified address. USB transactions
are automatically routed to the memory buffer. Control registers are provided to set up pointers and block sizes in buffer memory.
4.8
The SL811S/T has a built in transceiver that meets USB Specification 1.1. The transceiver is capable of transmitting and receiving
serial data at USB full speed (12 Mbits/sec) and slow speed (1.5 Mbits/sec). The driver portion of the transceiver is differential,
while the receiver section is comprised of a differential receiver and two single ended receivers. Internally, the transceiver
interfaces to the Serial Interface Engine, (SIE), logic. Externally the transceiver connects to the physical layer of the USB.
4.9
A 48-MHz external crystal can be used with the SL811S/T. Two pins, X1 and X2, are provided to connect a low cost crystal circuit
to the device (refer to Figure 4-1). If an external 48-MHz clock source is available in the application, it may be used instead of
the crystal circuit by connecting directly to the X1 input pin.
The SL811S/T contains a built-in DPLL and 4X Clock Multiplier, which can be enabled by setting a register bit and driving the CM
pin high, which allows operation with a 12 Mhz crystal or clock source. A suggested crystal circuit is shown in Figure 4-2.
Document #: 38-08009 Rev. **
DMA Controller
Interrupt Controller
Buffer Memory
USB Transceiver
PLL Clock Generator
SL811S/T
Page 7 of 27

Related parts for SL811S