DS3112 Maxim Integrated Products, DS3112 Datasheet - Page 20

IC MUX TEMPE T3/E3 256-BGA

DS3112

Manufacturer Part Number
DS3112
Description
IC MUX TEMPE T3/E3 256-BGA
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS3112

Controller Type
Framer, Multiplexer
Interface
Parallel/Serial
Voltage - Supply
3.135 V ~ 3.465 V
Current - Supply
150mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
256-PBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS3112
Manufacturer:
DS
Quantity:
45
Part Number:
DS3112
Manufacturer:
THAILD
Quantity:
72
Part Number:
DS3112
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3112+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
DS3112+
Manufacturer:
VISHAY
Quantity:
23 212
Part Number:
DS3112+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3112+
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS3112+W
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3112D1
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3112D1
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS3112D1+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3112N+
Manufacturer:
DALLAS
Quantity:
20 000
Signal Name:
Signal Description:
Signal Type:
This signal is an open-drain output that will be forced low if one or more unmasked interrupt sources
within the device is active. The signal will remain low until either the interrupt is serviced or masked.
Signal Name:
Signal Description:
Signal Type:
This active low signal must be asserted for the device to accept a read or write command from an external
host.
Signal Name:
Signal Description:
Signal Type:
This input signal controls a latch that exists on the CA0 to CA7 inputs. When CALE is high, the latch is
transparent. The falling edge of CALE causes the latch to sample and hold the CA0 to CA7 inputs. In
nonmultiplexed bus applications, CALE should be tied high. In multiplexed bus applications, CA[7:0]
should be tied to CD[7:0] and the falling edge of CALE will latch the address.
CINT
CPU Bus Interrupt
Output (Open Drain)
CCS
CPU Bus Chip Select
Input
CALE
CPU Bus Address Latch Enable
Input
20 of 133
DS3112

Related parts for DS3112