PCA9544APW,112 NXP Semiconductors, PCA9544APW,112 Datasheet - Page 9

IC I2C MUX 4CH BI-DIR 20-TSSOP

PCA9544APW,112

Manufacturer Part Number
PCA9544APW,112
Description
IC I2C MUX 4CH BI-DIR 20-TSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCA9544APW,112

Package / Case
20-TSSOP
Applications
4-Channel I²C Multiplexer
Interface
I²C
Voltage - Supply
2.3 V ~ 3.6 V, 4.5 V ~ 5.5 V
Mounting Type
Surface Mount
Product
Decoders, Encoders, Multiplexers & Demultiplexers
Logic Family
PCA
Number Of Lines (input / Output)
8.0 / 10.0
Propagation Delay Time
0.3 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.3 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Number Of Input Lines
8.0
Number Of Output Lines
10.0
Power Dissipation
400 mW
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-1045-5
935275806112
PCA9544APW
NXP Semiconductors
7. Characteristics of the I
PCA9544A_4
Product data sheet
7.1 Bit transfer
7.2 START and STOP conditions
7.3 System configuration
The I
lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when connected to the output stages
of a device. Data transfer may be initiated only when the bus is not busy.
One data bit is transferred during each clock pulse. The data on the SDA line must remain
stable during the HIGH period of the clock pulse as changes in the data line at this time
will be interpreted as control signals (see
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line while the clock is HIGH is defined as the START condition (S). A
LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition (P) (see
A device generating a message is a ‘transmitter’, a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see
Fig 8.
Fig 9.
2
C-bus is for 2-way, 2-line communication between different ICs or modules. The two
SDA
SCL
Bit transfer
Definition of START and STOP conditions
START condition
2
SDA
SCL
Figure
C-bus
S
Rev. 04 — 15 June 2009
9).
Figure
data valid
data line
stable;
4-channel I
10).
Figure
allowed
change
of data
2
8).
C-bus multiplexer with interrupt logic
STOP condition
PCA9544A
mba607
P
© NXP B.V. 2009. All rights reserved.
mba608
9 of 26

Related parts for PCA9544APW,112