IDT82V3002APV IDT, Integrated Device Technology Inc, IDT82V3002APV Datasheet - Page 11

no-image

IDT82V3002APV

Manufacturer Part Number
IDT82V3002APV
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT82V3002APV

Function
Wan PLL
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Package Type
SSOP
Pin Count
56
Mounting
Surface Mount
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT82V3002APV
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT82V3002APVG
Manufacturer:
IDT
Quantity:
22
Part Number:
IDT82V3002APVG
Manufacturer:
IDT
Quantity:
20 000
3.1.1
synchronized to the network is required.
C4o, C6o, C8o, C16o and C32o) and synchronization (F0o, F8o, F16o,
F32o, TSP, RSP) signals, which are synchronous to the input reference.
The input reference signals have a nominal frequency of 8 kHz, 2.048
MHz or 1.544 MHz.
most to make the output signals synchronous (phase locked) to the input
reference.
indication by setting the NORMAL pin to high.
3.1.2
IDT82V3002A to lock to a reference more quickly than Normal Mode will
FUNCTIONAL DESCRIPTION
IDT82V3002A
Normal Mode is typically used when a slave clock source
In this mode, the IDT82V3002A provides timing (C1.5o, C3o, C2o,
From a reset condition, the IDT82V3002A will take 30 seconds at
Whenever the IDT82V3002A enters Normal Mode, it will give an
Fast Lock Mode is a submode of Normal Mode. It is used to allow the
NORMAL MODE
FAST LOCK MODE
* Note: After reset, Mode_sel1 and Mode_sel0 should be initially set to '10' or '00'.
Mode_sel1 = 0
Mode_sel0 = 0
Normal
S1
Figure - 4 State Control Diagram
(Valid Input Reference Signal)
(Valid Input Reference Signal)
(Invalid Input Reference Signal)
TIE Enable (TIE_en = H)
Short Time Holdover
TIE Disable (TIE_en = L)
Mode_sel1 = 1
Mode_sel0 = 0
Mode_sel0 = X
Mode_sel1 = 0
Mode_sel0 = 1
Mode_sel1 = 0
Auto TIE Disable
11
Holdover
Freerun
Reset *
S0
S3
S4
do. Typically, the DPLL will lock to the input reference within 500 ms if
the FLOCK pin is high.
3.1.3
while network synchronization is temporarily disrupted.
synchronization signals, which are not locked to the external reference
signal but based on storage techniques. The storage value is
determined while the device is in Normal Mode and locked to the
external reference signal.
reference signal, a numerical value corresponding to the output
frequency is stored alternately in two memory locations every 30 ms.
When the device is switched into Holdover Mode, the stored value in
memory from between 30 ms and 60 ms is used to set the output
frequency of the device.
Holdover Mode is typically used for short duration (e.g., 2 seconds)
In Holdover Mode, the IDT82V3002A provides timing and
In Normal Mode, when the output signal is locked to the input
The frequency accuracy in Holdover Mode is ±0.025 ppm, which
HOLDOVER MODE
WAN PLL WITH DUAL REFERENCE INPUT
Auto - Holdover
Mode_sel1 = 0
Mode_sel0 = 0
S2
October 15, 2008

Related parts for IDT82V3002APV