KMPC8548ECVTAUJC Freescale Semiconductor, KMPC8548ECVTAUJC Datasheet - Page 131

no-image

KMPC8548ECVTAUJC

Manufacturer Part Number
KMPC8548ECVTAUJC
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of KMPC8548ECVTAUJC

Lead Free Status / Rohs Status
Supplier Unconfirmed
21.5
To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal
level. All unused active low inputs should be tied to V
required. All unused active high inputs should be connected to GND. All NC (no-connect) signals must
remain unconnected. Power and ground connections must be made to all external V
OV
21.6
The MPC8548E requires weak pull-up resistors (2–10 kΩ is recommended) on open drain type pins
including I
Correct operation of the JTAG interface requires configuration of a group of system control pins as
demonstrated in
state under normal operating conditions as most have asynchronous behavior and spurious assertion gives
unpredictable results.
The following pins must not be pulled down during power-on reset: TSEC3_TXD[3], HRESET_REQ,
TRIG_OUT/READY/QUIESCE, MSRCID[2:4], ASLEEP. The DMA_DACK[0:1], and TEST_SEL/
TEST_SEL pins must be set to a proper state during POR configuration. Refer to the pinlist table of the
individual device for more details
Refer to the PCI 2.2 specification for all pull ups required for PCI.
21.7
The MPC8548E drivers are characterized over process, voltage, and temperature. For all buses, the driver
is a push-pull single-ended driver type (open drain for I
To measure Z
or GND. Then, the value of each resistor is varied until the pad voltage is OV
output impedance is the average of two components, the resistances of the pull-up and pull-down devices.
When data is held high, SW1 is closed (SW2 is open) and R
OV
other in value. Then, Z
Freescale Semiconductor
DD
DD
, GV
/2. R
directly below the chip supply and ground connections. Where the board does not have blind vias,
these capacitors should be placed in a ring around the device as close to the supply and ground
connections as possible.
Second, there should be a 1-µF ceramic chip capacitor from each SerDes supply (SV
XV
supplies.
Third, between the device and any SerDes voltage regulator there should be a 10-µF, low
equivalent series resistance (ESR) SMT tantalum chip capacitor and a 100-µF, low ESR SMT
tantalum chip capacitor. This should be done for all SerDes supplies.
Connection Recommendations
Pull-Up and Pull-Down Resistor Requirements
Output Buffer DC Impedance
2
DD
P
DD
C pins and PIC (interrupt) pins.
then becomes the resistance of the pull-up devices. R
0
) to the board ground plane on each side of the device. This should be done for all SerDes
, LV
for the single-ended drivers, an external resistor is connected from the chip pad to OV
Figure
MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7
DD
, and GND pins of the device.
0
62. Care must be taken to ensure that these pins are maintained at a valid deasserted
= (R
P
+ R
N
)/2.
DD
2
C).
, TV
P
is trimmed until the voltage at the pad equals
DD
P
, BV
and R
DD
N
, OV
are designed to be close to each
DD
DD
, GV
/2 (see
System Design Information
DD
DD
, TV
Figure
, and LV
DD
DD
, BV
60). The
and
DD
DD
, as
DD
,
131

Related parts for KMPC8548ECVTAUJC