HBLXT9785EHC.B2 Intel, HBLXT9785EHC.B2 Datasheet - Page 112

HBLXT9785EHC.B2

Manufacturer Part Number
HBLXT9785EHC.B2
Description
Manufacturer
Intel
Datasheet

Specifications of HBLXT9785EHC.B2

Lead Free Status / Rohs Status
Not Compliant
112
LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers
Table 39. Intel
1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =
Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-
Down.
AMDIX_EN
®
LINKHOLD
FIFOSEL1
FIFOSEL0
LED0_1_L
LED0_2_L
LED0_3_L
Symbol
CFG_1
CFG_2
CFG_3
LXT9785 BGA15 Signal Descriptions (Sheet 5 of 7)
Designation
BGA15 Ball
M10,
C1,
L9,
M9
M8
K8
F1
B3
N9
P9
I, ID, ST
I, ID, ST
I, ST, IP
I, ST, ID
OD, TS,
SL, IP
Type
LED Signal Descriptions
Signal Description
Auto MDI/MDIX Enable Default.
This pin is read at startup or reset. Its value at that time is
used to set the default state of Register bit 27.9 for all ports.
These register bits can be read and overwritten after
startup / reset. Refer to
When active (High), automatic MDI crossover (MDIX)
(regardless of segmentation) is selected for all ports. When
inactive (Low) MDIX is selected according to the MDIX pin.
Global Port Configuration Defaults 1-3.
These pins are read at startup or reset. Their value at that
time is used to set the default state of register bits shown in
Table 42, “Global Hardware Configuration Settings” on
page 128
overwritten after startup / reset.
When operating in Hardware Control Mode, these pins
provide configuration control options for all the ports (refer
to
FIFO Select <1:0>.
These pins are read at startup or reset. Their value at that
time is used to set the default state of Register bits
18.15:14 for all ports. These register bits can be read and
overwritten after startup/reset.
These pins are shared with RMII-RxER<5:4>. An external
pull-up resistor (see applications section for value) can be
used to set FIFO Select<1:0> to active while RxER<5:4>
are three-stated during hardware reset. If no pull-up is
used, the default FIFO select state is set via the internal
pull-down resistors.
See
page
LINKHOLD Default. This pin is read at startup or reset. Its
value at that time is used to set the default state of Register
bit 0.11 for all ports. This register bit can be read and
overwritten after startup / reset. When High, the LXT9785/
9785E powers down all ports.
This pin is shared with RMII-RxER6. An external pull-up
resistor (see applications section for value) can be used to
set LINKHOLD active while RxER6 is three-stated during
H/W reset. If no pull-up is used, the default LINKHOLD
state is set inactive via the internal pull-down resistor.
Port 0 LED Drivers 1-3.
These pins drive LED indicators for Port 0. Each LED can
display one of several available status conditions as
selected by the LED Configuration Register (refer to
Table 96, “LED Configuration Register (Address 20, Hex
14)” on page 213
page 128
Table 36, “Receive FIFO Depth Configurations” on
97.
for all ports. These register bits can be read and
for details).
for details).
Table 40 on page
Revision Date: 30-May-2006
Document Number: 249241
Revision Number: 010
118.
Datasheet

Related parts for HBLXT9785EHC.B2