ATmega3250A Atmel Corporation, ATmega3250A Datasheet - Page 25

no-image

ATmega3250A

Manufacturer Part Number
ATmega3250A
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATmega3250A

Flash (kbytes)
32 Kbytes
Pin Count
100
Max. Operating Frequency
20 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
69
Ext Interrupts
25
Usb Speed
No
Usb Interface
No
Spi
2
Twi (i2c)
1
Uart
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
2
Eeprom (bytes)
1024
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8 to 5.5
Operating Voltage (vcc)
1.8 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
4
Input Capture Channels
1
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATmega3250A-AN
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega3250A-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega3250A-AUR
Manufacturer:
Atmel
Quantity:
10 000
8.4
8.5
8285D–AVR–06/11
I/O Memory
General Purpose I/O Registers
ATmega165A/PA/325A/PA/3250A/PA/645A/P/6450A/P
be used. If a reset occurs while a write operation is in progress, the write operation will be com-
pleted provided that the power supply voltage is sufficient.
The I/O space definition is shown in
All ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P I/Os and
peripherals are placed in the I/O space. All I/O locations may be accessed by the LD/LDS/LDD
and ST/STS/STD instructions, transferring data between the 32 general purpose working regis-
ters and the I/O space. I/O Registers within the address range 0x00 - 0x1F are directly bit-
accessible using the SBI and CBI instructions. In these registers, the value of single bits can be
checked by using the SBIS and SBIC instructions. Refer to the instruction set section for more
details. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 - 0x3F
must be used. When addressing I/O Registers as data space using LD and ST instructions,
0x20 must be added to these addresses.
The ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P is a complex
microcontroller with more peripheral units than can be supported within the 64 location reserved
in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 - 0xFF in
SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.
For compatibility with future devices, reserved bits should be written to zero if accessed.
Reserved I/O memory addresses should never be written.
Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most
other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore
be used on registers containing such Status Flags. The CBI and SBI instructions work with reg-
isters 0x00 to 0x1F only.
The I/O and peripherals control registers are explained in later sections.
The ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P contains
three General Purpose I/O Registers. These registers can be used for storing any information,
and they are particularly useful for storing global variables and Status Flags. General Purpose
I/O Registers within the address range 0x00 - 0x1F are directly bit-accessible using the SBI,
CBI, SBIS, and SBIC instructions.
”Register Summary” on page
649.
25

Related parts for ATmega3250A