S1D13503 Epson Electronics America, Inc., S1D13503 Datasheet - Page 74

no-image

S1D13503

Manufacturer Part Number
S1D13503
Description
S1d13503 Graphics Lcd Controller
Manufacturer
Epson Electronics America, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S1D13503F00A
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Part Number:
S1D13503F00A
Quantity:
10
Part Number:
S1D13503F00A2
Manufacturer:
EPSON
Quantity:
648
Part Number:
S1D13503F00A2
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Part Number:
S1D13503F00A200
Manufacturer:
VISHAY
Quantity:
23 000
Part Number:
S1D13503F01A1
Manufacturer:
EPSON
Quantity:
130
Part Number:
S1D13503F01A1
Manufacturer:
EPSON
Quantity:
1 000
Part Number:
S1D13503F01A1
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Part Number:
S1D13503F01A2
Manufacturer:
SIEKO
Quantity:
900
Part Number:
S1D13503F01A2
Manufacturer:
EPSON
Quantity:
586
Part Number:
S1D13503F01A2
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Page 66
.
bits 7-2
bits 1-0
AUX[06] bits 7-0 Screen 1 Display Start Address Bits [15:0]
AUX[07] bits 7-0 These 16 bits determine the Screen 1 Display Start Address. In an 8-bit memory configuration these bits
S1D13503
X18A-A-001-08
AUX[06] Screen 1 Display Start Address Register (LSB)
I/O address = 0110b, Read/Write.
Screen 1
Display Start
Addr
Bit 7
AUX[05] Total Display Line Count (MSB) and WF Count Register
I/O address = 0101b, Read/Write
WF Count
Bit 5
AUX[07] Screen 1 Display Start Address Register (MSB)
I/O address = 0111b, Read/Write.
Screen 1
Display
Start Addr
Bit 15
Note
The absolute address into display memory is determined by the Memory Mapping
Address which is set by VD13 - VD15 (see Table 5-6, “Summary of Power On / Re-
set Options,” on page 26).
Screen 1
Display Start
Addr
Bit 6
WF Count
Bit 4
Screen 1
Display
Start Addr
Bit 14
WF Count Bits [5:0]
These bits are used to adjust the WF output signal period. The binary value stored in these bits represents
the number of LP pulses -1 between toggles of the WF output. The power up reset value of these bits is 0,
which causes the WF output to toggle every frame. When values of 01h to 3Fh are programmed into these
bits, the results are WF toggling every 1+n LP pulses, where n is the value programmed. These bits have
no effect when 8-bit single color panel format 1 is selected.
Total Display Line Count Bits [9:8]
These bits are the two MSB of the Total Display Line Count Register (AUX[04]).
set the 16-bit start address (i.e., byte access). In a 16-bit memory configuration these are the 16 most sig-
nificant bits of a 17-bit start address (i.e., word access).
The Screen 1 Display Start Address is the memory address corresponding to the first displayed pixel (top
left corner). In a dual panel configuration, screen 1 refers to the upper half of the display. While in a single
panel configuration, screen 1 refers to the first screen of the Split Screen Display feature where two differ-
ent images (screen 1 and screen 2) can be displayed at the same time on one display.
Screen 1
Display Start
Addr
Bit 5
WF Count
Bit 3
Screen 1
Display
Start Addr
Bit 13
Screen 1
Display Start
Addr
Bit 4
WF Count
Bit 2
Screen 1
Display
Start Addr
Bit 12
Screen 1
Display Start
Addr
Bit 3
WF Count
Bit 1
Screen 1
Display
Start Addr
Bit 11
Screen 1
Display Start
Addr
Bit 2
WF Count
Bit 0
Screen 1
Display
Start Addr
Bit 10
Screen 1
Display Start
Addr
Bit 1
Total Disp.
Line Count
Bit 9
Screen 1
Display
Start Addr
Bit 9
Hardware Functional Specification
Epson Research and Development
Vancouver Design Center
Screen 1
Display Start
Addr
Bit 0
Total Disp.
Line Count
Bit 8
Screen 1
Display
Start Addr
Bit 8
Issue Date: 01/01/29

Related parts for S1D13503