xr16v564 Exar Corporation, xr16v564 Datasheet - Page 26

no-image

xr16v564

Manufacturer Part Number
xr16v564
Description
2.25v To 3.6v Quad Uart With 32-byte Fifo
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xr16v564DIV-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Company:
Part Number:
xr16v564DIV-F
Quantity:
3 700
Part Number:
xr16v564IJ-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16v564IL-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16v564IL-F
Quantity:
260
Part Number:
xr16v564IV-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16v564IV-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16v564IV-F
Quantity:
260
Part Number:
xr16v564IV80
Manufacturer:
EXAR
Quantity:
275
Part Number:
xr16v564IV80
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
xr16v564IV80-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16v564IV80-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16v564IV80-F
Quantity:
2 710
XR16V564/564D
2.25V TO 3.6V QUAD UART WITH 32-BYTE FIFO
SEE”RECEIVER” ON PAGE 17.
SEE”TRANSMITTER” ON PAGE 15.
The Interrupt Enable Register (IER) masks the interrupts from receive data ready, transmit empty, line status
and modem status registers. These interrupts are reported in the Interrupt Status Register (ISR).
When the receive FIFO (FCR BIT-0 = 1) and receive interrupts (IER BIT-0 = 1) are enabled, the RHR interrupts
(see ISR bits 2 and 3) status will reflect the following:
A. The receive data available interrupts are issued to the host when the FIFO has reached the programmed
B. FIFO level will be reflected in the ISR register when the FIFO trigger level is reached. Both the ISR register
C. The receive data ready bit (LSR BIT-0) is set as soon as a character is transferred from the shift register to
4.0 INTERNAL REGISTER DESCRIPTIONS
4.1
4.2
4.3
4.3.1
A
A2-A0
DDRESS
0 1 0
1 0 0
1 0 1
1 1 0
1 1 1
trigger level. It will be cleared when the FIFO drops below the programmed trigger level.
status bit and the interrupt will be cleared when the FIFO drops below the trigger level.
the receive FIFO. It is reset when the FIFO is empty.
T
Receive Holding Register (RHR) - Read- Only
Transmit Holding Register (THR) - Write-Only
Interrupt Enable Register (IER) - Read/Write
ABLE
IER versus Receive FIFO Interrupt Mode Operation
XOFF1 RD/WR
XOFF2 RD/WR
XON1 RD/WR
XON2 RD/WR
N
EFR
R
AME
10: INTERNAL REGISTERS DESCRIPTION.
EG
RD/WR
W
R
EAD
RITE
/
Enable
CTS#
B
Auto
Bit-7
Bit-7
Bit-7
Bit-7
IT
-7
Enable
RTS#
B
Auto
Bit-6
Bit-6
Bit-6
Bit-6
IT
-6
Enhanced Registers
Special
Select
B
Char
Bit-5
Bit-5
Bit-5
Bit-5
IT
-5
26
MCR[7:5],
FCR[5:4],
IER [7:4],
ISR [5:4],
Enable
B
DLD
Bit-4
Bit-4
Bit-4
Bit-4
IT
-4
S
HADED BITS ARE ENABLED WHEN
B
ware
Soft-
Flow
Bit-3
Bit-3
Bit-3
Bit-3
Bit-3
Cntl
IT
-3
B
Soft-
ware
Flow
Bit-2
Bit-2
Bit-2
Bit-2
Bit-2
Cntl
IT
-2
B
ware
Soft-
Flow
Bit-1
Bit-1
Bit-1
Bit-1
Bit-1
Cntl
IT
-1
EFR B
B
ware
Soft-
Flow
Bit-0
Bit-0
Bit-0
Bit-0
Bit-0
Cntl
IT
-0
IT
-4=1
LCR=0
C
REV. 1.0.1
OMMENT
X
BF

Related parts for xr16v564