M25P05-AVDW6G NUMONYX [Numonyx B.V], M25P05-AVDW6G Datasheet - Page 12

no-image

M25P05-AVDW6G

Manufacturer Part Number
M25P05-AVDW6G
Description
512 Kbit, serial Flash memory, 50 MHz SPI bus interface
Manufacturer
NUMONYX [Numonyx B.V]
Datasheet
Operating features
4
4.1
4.2
4.3
4.4
12/52
Operating features
Page programming
To program one data byte, two instructions are required: Write Enable (WREN), which is one
byte, and a page program (PP) sequence, which consists of four bytes plus data. This is
followed by the internal program cycle (of duration t
To spread this overhead, the page program (PP) instruction allows up to 256 bytes to be
programmed at a time (changing bits from 1 to 0), provided that they lie in consecutive
addresses on the same page of memory.
For optimized timings, it is recommended to use the page program (PP) instruction to
program all consecutive targeted bytes in a single sequence versus using several page
program (PP) sequences with each containing only a few bytes (see
program (PP)
Sector erase and bulk erase
The page program (PP) instruction allows bits to be reset from 1 to 0. Before this can be
applied, the bytes of memory need to have been erased to all 1s (FFh). This can be
achieved either a sector at a time, using the sector erase (SE) instruction, or throughout the
entire memory, using the bulk erase (BE) instruction. This starts an internal erase cycle (of
duration t
The erase instruction must be preceded by a write enable (WREN) instruction.
Polling during a write, program or erase cycle
A further improvement in the time to write status register (WRSR), program (PP) or erase
(SE or BE) can be achieved by not waiting for the worst case delay (t
write in progress (WIP) bit is provided in the status register so that the application program
can monitor its value, polling it to establish when the previous write cycle, program cycle or
erase cycle is complete.
Active power, standby power and deep power-down modes
When Chip Select (S) is Low, the device is selected, and in the active power mode.
When Chip Select (S) is High, the device is deselected, but could remain in the active power
mode until all internal cycles have completed (program, erase, write status register). The
device then goes in to the standby power mode. The device consumption drops to I
The deep power-down mode is entered when the specific instruction (the deep power-down
(DP) instruction) is executed. The device consumption drops further to I
remains in this mode until another specific instruction (the release from deep power-down
and read electronic signature (RES) instruction) is executed.
While in the deep power-down mode, the device ignores all write, program and erase
instructions (see
software protection mechanism, when the device is not in active use, to protect the device
from inadvertent write, program or erase instructions.
SE
or t
and
BE
Section 6.11: Deep power-down
).
Table 14: Instruction
times).
(DP)). This can be used as an extra
PP
).
W
Section 6.8: Page
, t
CC2
PP
, t
. The device
SE
, or t
M25P05-A
BE
CC1
). The
.

Related parts for M25P05-AVDW6G