XCS05-3BG100C XILINX [Xilinx, Inc], XCS05-3BG100C Datasheet - Page 6

no-image

XCS05-3BG100C

Manufacturer Part Number
XCS05-3BG100C
Description
Spartan and Spartan-XL Families Field Programmable Gate Arrays
Manufacturer
XILINX [Xilinx, Inc]
Datasheet
Spartan and Spartan-XL Families Field Programmable Gate Arrays
The four internal control signals are:
Input/Output Blocks (IOBs)
User-configurable input/output blocks (IOBs) provide the
interface between external package pins and the internal
logic. Each IOB controls one package pin and can be con-
figured for input, output, or bidirectional signals.
shows a simplified functional block diagram of the Spar-
tan/XL IOB.
6
EC: Enable Clock
SR: Asynchronous Set/Reset or H function generator
Input 0
DIN: Direct In or H function generator Input 2
H1: H function generator Input 1.
Figure 4: CLB Control Signal Interface
C1
C2
C3
C4
Multiplexer Controlled
by Configuration Program
DS060_04_081100
DIN
H1
SR
EC
Figure 6
www.xilinx.com
1-800-255-7778
IOB Input Signal Path
The input signal to the IOB can be configured to either go
directly to the routing channels (via I1 and I2 in
to the input register. The input register can be programmed
as either an edge-triggered flip-flop or a level-sensitive
latch. The functionality of this register is shown in
and a simplified block diagram of the register can be seen in
Figure
Table 3: Input Register Functionality
Power-Up or
GSR
Flip-Flop
Latch
Both
Figure 5: IOB Flip-Flop/Latch Functional Block
Legend:
5.
Mode
SR
CK
EC
0*
1*
X
D
Vcc
Don’t care.
Rising edge (clock not inverted).
Set or Reset value. Reset is default.
Input is Low or unconnected (default
value)
Input is High or unconnected (default
value)
CK
GSR
Diagram
X
0
X
1
0
DS060 (v1.6) September 19, 2001
Multiplexer Controlled
by Configuration Program
D
EC
1*
1*
1*
X
X
0
RD
SD
Product Specification
DS060_05_041901
Q
D
D
D
X
X
X
X
Figure
Q
Table
SR
Q
D
Q
Q
D
Q
6) or
3,
R

Related parts for XCS05-3BG100C