Z86130 ZILOG [Zilog, Inc.], Z86130 Datasheet - Page 5

no-image

Z86130

Manufacturer Part Number
Z86130
Description
NTSC LINE 21 DECIDER
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8613012PSC
Manufacturer:
MT
Quantity:
11
Part Number:
Z8613012PSC
Manufacturer:
ZILOG
Quantity:
20 000
Part Number:
Z8613012SSC
Manufacturer:
ZILOG
Quantity:
8 000
Part Number:
Z8613012SSC
Manufacturer:
ZILOG
Quantity:
20 000
Part Number:
Z8613012SSC00TR
Manufacturer:
AVAGO
Quantity:
7
Part Number:
Z8613012SSC00TR
Manufacturer:
ZILOG
Quantity:
20 000
ELECTRICAL CHARACTERISTICS
Non Standard Video Signals must have the following characteristics:
Horizontal Signal Input (preferably H Flyback)
Line 21 Input Parameters (at 1.0V p-p)
Note: Line 21 must be in its proper position to the leading edge of the Vertical Sync signal.
Timing Signals
Parameter
Dot
Dot Period
Character Cell Width
Width of Row (Box)
Width of Row (Char)
Horizontal Display Timing
DS96TEL0200
Parameter
Sync Amplitude
Vertical Pulse Width
Vertical Pulse Tilt
H Timing
Vertical Sync Signal
Minimum Signal-to-Noise
Ratio to Composite Video
Parameter
Amplitude
Video Lock Mode:
HIN Lock Mode:
Parameter
Cod Amplitude
Code Zero Level
Start of Code
Start of Data
Conditions
CMOS level signal where Low <= 0.2 V
Polarity
Frequency
Polarity
Frequency
Conditions
50 IRE
5 IRE, +15 IRE relative to Back Porch
10.5 0.5 s, (Measured from the midpoint of the falling edge of the last clock run-in cycle
to the midpoint of the rising edge of the start bit.)
3.972 s, –0.00 sec, +0.30 s (Measured from the midpoint of the falling edge of the last
clock run-in cycle to the midpoint of the rising edge of the start bit.
Conditions
768 x FH = 12.0839 MHz
82.75 ns
1.324 s (tH/48)
45.018 s (34 chars = 17/24 x tH
42.370 s (32 chars = 2/3 x tH
The timing of the output signals Box and RGB have been set to make a centered display.
The positioning of these outputs can be adjusted in 330 ns increments by writing a new
value to the Z86129 H Position Register (Address = 02h).
Conditions
200 mV minimum
3H 0.5H
20 mV maximum
Phase Step (Head Switch) 10 s maximum
Fh Deviation (long term) 0.5% maximum
Fh p-p Deviation (short term) 0.3% maximum
The internal sync circuits will lock to all 525 or 625 line signals having a vertical
sync pulse that meets the following conditions:
1. It is at least 2H wide.
2. It starts at the proper 2H boundary for its field.
3. If equalizing pulse serrations are present, they must be less than 0.125H in
The Z86129/130/131 will function down to a 25 dB signal-to-noise ratio (CCIR
weighted) with one error per row or better at that level.
Input
width.
Any
15,734.263 Hz 3%
Any
Same as Display Horizontal Flyback Pulse (HFB) pulse
P R E L I M I N A R Y
CC
NTSC Line 21 Decoder
Z86129/130/131
5
1

Related parts for Z86130