ispPAC-CLK55xx Lattice Semiconductor, ispPAC-CLK55xx Datasheet - Page 6

no-image

ispPAC-CLK55xx

Manufacturer Part Number
ispPAC-CLK55xx
Description
In-System Programmable Clock Generator with Universal Fan-Out Buffer
Manufacturer
Lattice Semiconductor
Datasheet
Lattice Semiconductor
DC Electrical Characteristics – Differential LVPECL
DC Electrical Characteristics – Input/Output Loading
V
V
V
V
1. 100Ω differential termination.
I
I
I
I
1. Applies to clock reference inputs when termination ‘open’.
2. Applies to TDI, TMS inputs.
3. Applies to REFSEL, PS0, PS1, GOE, SGATE and PLL_BYPASS.
4. Applies to all logic types when in tristated mode.
Symbol
LK
PU
PD
OLK
Symbol
OH
OL
IH
IL
Input Leakage
Input Pull-up Current
Input Pull-down Current
Tristate Leakage Output
Input Voltage High
Input Voltage Low
Output High Voltage
Output Low Voltage
Parameter
Parameter
1
1
V
V
V
V
V
V
V
V
CCO
CCO
CCO
CCO
CCO
CCO
CCO
CCO
Test Conditions
= 3.0 to 3.6V
= 3.3V
= 3.0 to 3.6V
= 3.3V
= 3.0 to 3.6V
= 3.3V
= 3.0 to 3.6V
= 3.3V
Note 1
Note 2
Note 3
Note 4
Conditions
6
V
V
V
V
CCO
CCO
CCO
CCO
Min.
2.14
1.49
2.23
1.49
- 1.17
- 1.81
- 1.07
- 1.81
ispClock5500 Family Data Sheet
Typ.
Min.
Typ.
120
V
V
V
V
80
CCO
CCO
CCO
CCO
Max.
2.42
1.83
2.42
1.68
- 0.88
- 1.48
- 0.88
- 1.62
Max.
±10
120
150
±10
Units
Units
µA
µA
µA
µA
V
V
V
V

Related parts for ispPAC-CLK55xx