AM29F200B AMD [Advanced Micro Devices], AM29F200B Datasheet - Page 3

no-image

AM29F200B

Manufacturer Part Number
AM29F200B
Description
2 Megabit (256 K x 8-Bit/128 K x 16-Bit) CMOS 5.0 Volt-only, Sectored Flash Memory-Die Revision 1
Manufacturer
AMD [Advanced Micro Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AM29F200B-120EC
Manufacturer:
AMD
Quantity:
18 831
Part Number:
AM29F200B-120EC
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AM29F200B-75FC
Manufacturer:
AMD
Quantity:
258
Part Number:
AM29F200B-75FC
Manufacturer:
AMD
Quantity:
1 000
Part Number:
AM29F200B-75FC
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AM29F200BB-120EI
Manufacturer:
SPANSION
Quantity:
5 969
Part Number:
AM29F200BB-120SE
Manufacturer:
SPANSION
Quantity:
373
Part Number:
AM29F200BB-120SE
Manufacturer:
AMD
Quantity:
157
Company:
Part Number:
AM29F200BB-50EK
Quantity:
4 679
Company:
Part Number:
AM29F200BB-50EK
Quantity:
960
Part Number:
AM29F200BB-70EC
Quantity:
1 936
Part Number:
AM29F200BB-70ED
Manufacturer:
AMD
Quantity:
20 000
GENERAL DESCRIPTION
The Am29F200B in Known Good Die (KGD) form is a
2 Mbit, 5.0 Volt-only Flash memory. AMD defines KGD
as standard product in die form, tested for functionality
and speed. AMD KGD products have the same reli-
ability and quality as AMD products in packaged form.
Am29F200B Features
The Am29F200B is organized as 262,144 bytes of 8
bits each or 131,072 words of 16 bits each. The 8-bit
data appears on DQ0-DQ7; the 16-bit data appears on
DQ0-DQ15. This device is designed to be programmed
in-system with the standard system 5.0 Volt V
supply. A 12.0 volt V
erase operations.
The standard Am29F200B in KGD form offers an
access time of 70, 90, or 120 ns, allowing high-speed
microprocessors to operate without wait states. To
eliminate bus contention the device has separate chip
enable (CE#), write enable (WE#), and output enable
(OE#) controls.
The device requires only a single 5.0 volt power sup-
ply for both read and write functions. Internally gener-
ated and regulated voltages are provided for the
program and erase operations.
The device is entirely command set compatible with the
JEDEC single-power-supply Flash standard. Com-
mands are written to the command register using stan-
dard microprocessor write timings. Register contents
serve as input to an internal state-machine that con-
trols the erase and programming circuitry. Write cycles
also internally latch addresses and data needed for the
programming and erase operations. Reading data out
of the device is similar to reading from other Flash or
EPROM devices.
Device programming occurs by executing the program
command sequence. This initiates the Embedded
Program algorithm—an internal algorithm that auto-
matically times the program pulse widths and verifies
proper cell margin.
Device erasure occurs by executing the erase com-
mand sequence. This initiates the Embedded Erase
algorithm—an internal algorithm that automatically
preprograms the array (if it is not already pro-
PRODUCT SELECTOR GUIDE
2
Family Part Number
Speed Option (V
Max access time, ns (t
Max CE# access time, ns (t
Max OE# access time, ns (t
CC
= 5.0 V ± 10%)
PP
ACC
is not required for program or
)
CE
OE
)
)
Am29F200B Known Good Die
S U P P L E M E N T
CC
grammed) before executing the erase operation. Dur-
ing erase, the device automatically times the erase
pulse widths and verifies proper cell margin.
The host system can detect whether a program or
erase operation is complete by observing the RY/BY#
pin, or by reading the DQ7 (Data# Polling) and DQ6/
DQ2 (toggle) status bits. After a program or erase
cycle has been completed, the device is ready to read
array data or accept another command.
The sector erase architecture allows memory sectors
to be erased and reprogrammed without affecting the
data contents of other sectors. The device is fully
erased when shipped from the factory.
Hardware data protection measures include a low
V
tions during power transitions. The hardware sector
protection feature disables both program and erase
operations in any combination of the sectors of mem-
ory. This can be achieved via programming equipment.
The Erase Suspend feature enables the user to put
erase on hold for any period of time to read data from,
or program data to, any sector that is not selected for
erasure. True background erase can thus be achieved.
The hardware RESET# pin terminates any operation
in progress and resets the internal state machine to
reading array data. The RESET# pin may be tied to the
system reset circuitry. A system reset would thus also
reset the device, enabling the system microprocessor
to read the boot-up firmware from the Flash memory.
The system can place the device into the standby mode.
Power consumption is greatly reduced in this mode.
AMD’s Flash technology combines years of Flash mem-
ory manufacturing experience to produce the highest lev-
els of quality, reliability and cost effectiveness. The device
electrically erases all bits within a sector simulta-
neously via Fowler-Nordheim tunneling. The data is
programmed using hot electron injection.
Electrical Specifications
Refer to the Am29F200B data sheet, publication number
21526, for full electrical specifications on the Am29F200B.
-75 (V
CC
Am29F200B KGD
detector that automatically inhibits write opera-
CC
= 5.0 V ± 5%)
70
70
30
-90
90
90
35
-120
120
120
50

Related parts for AM29F200B