SCD1284 INTEL [Intel Corporation], SCD1284 Datasheet - Page 116

no-image

SCD1284

Manufacturer Part Number
SCD1284
Description
IEEE 1284-Compatible Parallel Interface Controller with Two High-Speed Asynchronous Serial Ports
Manufacturer
INTEL [Intel Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SCD128410QCE
Manufacturer:
INTEL
Quantity:
20 000
CD1284 — IEEE 1284-Compatible Parallel Interface Controller
7.2.5
116
Register Name: RIVR
Register Description: Receive Interrupt Vector
Access: Read only
Bit 7
X
Bit
6:4
7
3
2
1
0
provides the character. It is not necessary to read either of these values. If the service acknowledge
is terminated without reading the exception status and data from the RDSR, the internal processor
updates the FIFO pointers as if the status/data were read. The same is true when only the status is
read. Overrun errors are an exception to this (see table below).
Receive Interrupt Vector Register
The value in this register is placed on the data bus, DB[7:0], when SVCACKR* is activated in
response to an active SVCREQR*. See
Timeout: If the service request enable for timeout is set, this bit indicates that no data has been received
within the receive timeout period set by the RTPR after the last character was removed.
Special Character Detect: These three bits are encoded as follows:
NOTE: No special character matching is performed if either a parity (PE) or framing (FE) error occur unless
Break: Indicates that a break was detected.
Parity Error: Indicates that a character was received with parity other than that programmed in COR1.
Framing Error: Indicates that the character was received with a bad stop bit.
Overrun Error: This bit is set if new data is received, but there is no space available in the FIFO and Holding
register. In this case, the character data is lost, and the overrun flag is applied to the last good data received
before the overrun occurred. Thus, the character read on the subsequent read from the RDSR is good data
and should not be discarded.
Bit 6
X
IT2
0
0
0
CMOE is enabled by COR5[5].
SCDet2
0
0
0
0
1
1
1
1
Bit 5
IT1
X
0
0
1
SCDet1
IT0
Bit 4
0
1
0
0
0
1
1
0
0
1
1
X
Section 7.4.6 on page 128
No receive interrupt active.
Invalid.
Description
Bit 3
X
SCDet0
0
1
0
1
0
1
0
1
Bit 2
IT2
Description
None detected.
Special character 1 matched.
Special character 2 matched.
Special character 3 matched.
Special character 4 matched.
Not used.
End-of-break detected.
Range detect.
for more details on the LIVR.
Bit 1
IT1
8-Bit Hex Address: 43
Status
Default Value: 00
Datasheet
Bit 0
IT0

Related parts for SCD1284