CDB4270 Cirrus Logic Inc, CDB4270 Datasheet - Page 2

BOARD EVAL FOR CS4270 CODEC

CDB4270

Manufacturer Part Number
CDB4270
Description
BOARD EVAL FOR CS4270 CODEC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CDB4270

Main Purpose
Audio, CODEC
Embedded
Yes, FPGA / CPLD
Utilized Ic / Part
CS4270
Primary Attributes
Stereo, 24-Bit, 192 kHz Sample Rate
Secondary Attributes
I²S, S/PDIF Inputs and Outputs, Analog Inputs and Outputs, GUI
Description/function
Audio CODECs
Operating Supply Voltage
5 V
Product
Audio Modules
For Use With/related Products
CS4270
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant
Other names
598-1002
2
TABLE OF CONTENTS
1. SYSTEM OVERVIEW ............................................................................................................................. 5
2. FPGA OVERVIEW .................................................................................................................................. 9
3. SOFTWARE MODE .............................................................................................................................. 13
4. HARDWARE MODE ............................................................................................................................. 18
5. FPGA GUI REGISTER DESCRIPTION ................................................................................................ 18
6. CDB4270 HARDWARE MODE SETTINGS ......................................................................................... 24
7. CDB CONNECTORS, SWITCHES, INDICATORS AND JUMPERS ................................................... 26
8. ADC PERFORMANCE PLOTS ............................................................................................................ 27
9. DAC PERFORMANCE PLOTS ............................................................................................................ 31
10. CDB BLOCK DIAGRAM
11. CDB SCHEMATICS ............................................................................................................................ 37
12. CDB LAYOUT ..................................................................................................................................... 46
13. CHANGES MADE TO REV. B BOARD ............................................................................................. 49
14. REVISION HISTORY .......................................................................................................................... 50
1.1 Power ............................................................................................................................................... 5
1.2 Grounding and Power Supply Decoupling ........................................................................................ 5
1.3 FPGA ................................................................................................................................................ 5
1.4 CS4270 Audio CODEC .................................................................................................................... 5
1.5 CS8406 Digital Audio Transmitter .................................................................................................... 5
1.6 CS8416 Digital Audio Receiver ........................................................................................................ 5
1.7 Canned Oscillator ............................................................................................................................. 6
1.8 External Control Headers ................................................................................................................. 6
1.9 Analog Input ..................................................................................................................................... 6
1.10 Analog Outputs ............................................................................................................................... 8
1.11 Control Port .................................................................................................................................... 8
1.12 Hardware Mode Switches ............................................................................................................... 8
2.1 FPGA Architecture ............................................................................................................................ 9
2.2 Internal Sub-Clock Routing ............................................................................................................... 9
2.3 Internal Data Routing ...................................................................................................................... 10
2.4 Internal Drivers ............................................................................................................................... 11
2.5 External MCLK Control ................................................................................................................... 12
3.1 CDB4270 Control Scripts ............................................................................................................... 13
3.2 CDB4270 GUI ................................................................................................................................. 14
3.3 Register Maps Control Tabs ........................................................................................................... 15
5.1 FPGA REGISTER QUICK REFERENCE ....................................................................................... 18
13.1 Modifications (Done by Cirrus Logic) .......................................................................................... 49
3.1.1 S/PDIF In, Analog Out ........................................................................................................... 13
3.1.2 Analog In, S/PDIF Out ........................................................................................................... 13
3.1.3 Analog In, Analog Out (Digital Loop-Back) ............................................................................ 13
3.1.4 DSP In, Analog Out ............................................................................................................... 13
5.2.1 Revision Number Bits (Bits 7:0) ............................................................................................ 19
5.3.1 SDOUT Routing to Header (Bits 7:6) .................................................................................... 20
5.3.2 MCLK Source (Bit 4) ............................................................................................................. 20
5.3.3 SDOUT Routing to DUT (Bits 3:2) ......................................................................................... 20
5.3.4 Subclock Routing (Bits 1:0) ................................................................................................... 21
5.4.1 CS8406 OMCLK Divider Control (Bits 7:6) ........................................................................... 21
5.4.2 CS8406 Master/Slave Select (Bit 4) ...................................................................................... 22
5.4.3 CS8406 SDIN Format Select (Bit 3) ...................................................................................... 22
5.4.4 CS8406 SDIN Source (Bits 1:0) ............................................................................................ 22
5.5.1 CS8416 RMCLK Divider Control (Bit 6) ................................................................................ 23
5.5.2 CS8416 Master/Slave Select (Bit 4) ...................................................................................... 23
5.5.3 CS8416 SDOUT Format Select (Bit 3) .................................................................................. 23
................................................................................................................ 36
CDB4270
DS686DB3

Related parts for CDB4270