M30280FAHP#U5B Renesas Electronics America, M30280FAHP#U5B Datasheet - Page 292

IC M16C/28 MCU FLASH 96K 80LQFP

M30280FAHP#U5B

Manufacturer Part Number
M30280FAHP#U5B
Description
IC M16C/28 MCU FLASH 96K 80LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/Tiny/28r
Datasheets

Specifications of M30280FAHP#U5B

Core Size
16-Bit
Program Memory Size
96KB (96K x 8)
Core Processor
M16C/60
Speed
20MHz
Connectivity
I²C, IEBus, SIO, UART/USART
Peripherals
DMA, POR, PWM, Voltage Detect, WDT
Number Of I /o
71
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
80-LQFP
Controller Family/series
M16C
No. Of I/o's
71
Ram Memory Size
8KB
Cpu Speed
20MHz
No. Of Timers
10
Digital Ic Case Style
LQFP
Embedded Interface Type
I2C, UART
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
R0K330290S000BE - KIT EVAL STARTER FOR M16C/29M30290T2-CPE - EMULATOR COMPACT M16C/26A/28/29M30290T2-CPE-HP - EMULATOR COMPACT FOR M16C/TINY
Eeprom Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30280FAHP#U5BM30280FAHP
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30280FAHP#U5BM30280FAHP
Quantity:
273
Company:
Part Number:
M30280FAHP#U5BM30280FAHP U55G
Manufacturer:
RENESAS
Quantity:
1 000
Company:
Part Number:
M30280FAHP#U5BM30280FAHP U55G
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30280FAHP#U5BM30280FAHP U56G
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
R
R
M
16.8 I
e
E
1
. v
J
6
0
The S2D0 register controls the START/STOP condition detections.
16.8.1 Bit0-Bit4: START/STOP Condition Setting Bits (SSC0-SSC4)
16.8.2 Bit5: SCL/SDA Interrupt Pin Polarity Select Bit (SIP)
16.8.3 Bit6 : SCL/SDA Interrupt Pin Select Bit (SIS)
16.8.4 Bit7: START/STOP Condition Generation Select Bit (STSPSEL)
C
2
9
The SCL release time and the set-up and hold times are mesured on the base of the I
(V
I
set the SCL release time, the set-up and hold times by the system clock frequency (See Table 16.10). Do
not set odd numbers or “00000
SSC4 to SSC0 bits at each oscillation frequency in standard clock mode. The detection of START/STOP
conditions starts immediately after the ES0 bit in the S1D0 register is set to "1" (I
abled).
The The SIP bit detect the rising edge or the falling edge of the SCL
interrupts. The SIP bit selects the polarity of the SCL
The SIS bit selects a pin to enable SCL/SDA interrupt.
NOTES:
The STSPSEL bit selects the set-up/hold times, based on the I2C system clock cycles, when the START/
STOP condition is generated (See Table 16.8). Set the STSPSEL bit to “1” if the I
frequency is over 4MHz.
0 .
B
2 /
2
C bus system clock select bits. It is necessary to set the SSC4 to SSC0 bits to the appropriate value to
0
0
IIC
8
0
2
1. The SCL/SDA interrupt request may be set when changing the SIP, SIS and ES0 bit settings in the
4
J
G
). Therefore, the detection conditions changes, depending on the oscillation frequency (X
7
C0 START/STOP Condition Control Register (S2D0 Register)
a
o r
0 -
. n
S1D0 register. When using the SCL/SDA interrupt, set the above bits, while the SCL/SDA interrupt is
disabled. Then, enable the SCL/SDA interrupt after setting the SCL/SDA bit in the IR register to "0".
u
2
3
0
p
, 1
0
(
M
2
0
1
0
6
7
C
2 /
page 272
, 8
M
1
6
C
f o
2 /
8
3
2
) B
” to the SSC4 to SSC0 bits. Table 16.2 shows the reference value to the
8
5
MM
or the SDA
16. MULTI-MASTER I
MM
MM
or SDA
for interrupt.
MM
to generate SCL/SDA
2
2
2
C bus system clock
C bus interface en-
C bus system clock
2
C bus INTERFACE
IN
) and the

Related parts for M30280FAHP#U5B