AT90CAN32-16AUR Atmel, AT90CAN32-16AUR Datasheet - Page 30

no-image

AT90CAN32-16AUR

Manufacturer Part Number
AT90CAN32-16AUR
Description
MCU AVR 32K FLASH 16MHZ 64-TQFP
Manufacturer
Atmel
Series
AVR® 90CANr
Datasheets

Specifications of AT90CAN32-16AUR

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
CAN, EBI/EMI, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
53
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TQFP, 64-VQFP
Data Bus Width
8 bit
Mounting Style
SMD/SMT
For Use With
ATSTK600 - DEV KIT FOR AVR/AVR32ATDVK90CAN1 - KIT DEV FOR AT90CAN128 MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT90CAN32-16AUR
Manufacturer:
Atmel
Quantity:
10 000
30
AT90CAN32/64/128
address actually is driven on the bus. The access time cannot exceed the time from the ALE
pulse must be asserted low until data is stable during a read sequence (see t
in
tional feature, it is possible to divide the external memory space in two sectors with individual
wait-state settings. This makes it possible to connect two different memory devices with different
timing requirements to the same XMEM interface. For XMEM interface timing details, please
refer to
Memory Characteristics” on page
Note that the XMEM interface is asynchronous and that the waveforms in the following figures
are related to the internal system clock. The skew between the internal and external clock
(XTAL1) is not guarantied (varies between devices temperature, and supply voltage). Conse-
quently, the XMEM interface is not suited for synchronous operation.
Figure 4-6.
Note:
Figure 4-7.
Table 26-7
Table 26-7
1. SRWn1 = SRW11 (upper sector) or SRW01 (lower sector), SRWn0 = SRW10 (upper sector) or
System Clock (CLK
SRW00 (lower sector). The ALE pulse in period T4 is only present if the next instruction
accesses the RAM (internal or external).
DA7:0 (XMBK = 0)
DA7:0 (XMBK = 1)
through
External Data Memory Cycles no Wait-state (SRWn1=0 and SRWn0=0)
External Data Memory Cycles with SRWn1 = 0 and SRWn0 = 1
System Clock (CLK
DA7:0 (XMBK = 0)
DA7:0 (XMBK = 1)
through
DA7:0
A15:8
CPU
ALE
WR
Table
RD
)
Prev. addr.
Prev. data
Prev. data
Prev. data
DA7:0
A15:8
CPU
ALE
WR
RD
26-14). The different wait-states are set up in software. As an addi-
Table 26-14
)
Prev. addr.
Prev. data
Prev. data
Prev. data
T1
375.
T1
and
Address
Address
Address
T2
Figure 26-6
Address
Address
Address
XX
T2
XX
XXXXX
Address
T3
Data
Data
Data
to
Figure 26-9
Address
T3
Data
Data
Data
T4
XXXXXXXX
in the
T4
LLRL
(1)
“External Data
+ t
T5
7679H–CAN–08/08
RLRH
(1)
- t
DVRH

Related parts for AT90CAN32-16AUR