PIC18F252-E/SO Microchip Technology, PIC18F252-E/SO Datasheet - Page 177

IC MCU CMOS 40MHZ 16K FLSH28SOIC

PIC18F252-E/SO

Manufacturer Part Number
PIC18F252-E/SO
Description
IC MCU CMOS 40MHZ 16K FLSH28SOIC
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F252-E/SO

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Core Processor
PIC
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
23
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 5x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
28-SOIC (7.5mm Width)
Controller Family/series
PIC18
No. Of I/o's
23
Eeprom Memory Size
256Byte
Ram Memory Size
1.5KB
Cpu Speed
40MHz
No. Of Timers
4
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1536 B
Interface Type
MSSP, SPI, I2C, PSP, USART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
23
Number Of Timers
4
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DM163022, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 5 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F252-E/SO
Manufacturer:
MICROCHIP
Quantity:
53
FIGURE 16-5:
TABLE 16-7:
© 2006 Microchip Technology Inc.
INTCON
PIR1
PIE1
IPR1
RCSTA
RCREG
TXSTA
SPBRG
Legend: x = unknown, - = unimplemented locations read as '0'.
Note 1: The PSPIF, PSPIE and PSPIP bits are reserved on the PIC18F2X2 devices; always maintain these bits
Name
Note:
RX (pin)
Rcv Shift
Reg
Rcv Buffer Reg
Read Rcv
Buffer Reg
RCREG
RCIF
(Interrupt Flag)
OERR bit
CREN
Shaded cells are not used for Asynchronous Reception.
clear.
This timing diagram shows three words appearing on the RX input. The RCREG (receive buffer) is read after the third word, causing
the OERR (overrun) bit to be set.
USART Receive Register
Baud Rate Generator Register
GIE/GIEH
PSPIE
PSPIP
PSPIF
CSRC
SPEN
Bit 7
REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION
(1)
(1)
(1)
START
ASYNCHRONOUS RECEPTION
bit
PEIE/
GIEL
ADIF
ADIE
ADIP
Bit 6
RX9
TX9
bit0
TMR0IE INT0IE
bit1
SREN
TXEN
RCIE
RCIP
RCIF
Bit 5
CREN ADDEN FERR
SYNC
TXIE
TXIP
Bit 4
TXIF
bit7/8
STOP
bit
SSPIE CCP1IE TMR2IE TMR1IE 0000 0000
SSPIP CCP1IP TMR2IP TMR1IP 0000 0000
SSPIF CCP1IF TMR2IF TMR1IF 0000 0000
RBIE
Bit 3
Word 1
RCREG
START
bit
TMR0IF INT0IF
BRGH
Bit 2
bit0
OERR
TRMT
Bit 1
bit7/8 STOP
Word 2
RCREG
RX9D
TX9D
RBIF
Bit 0
bit
START
bit
PIC18FXX2
0000 000x
0000 -00x
0000 0000
0000 -010
0000 0000
POR, BOR
Value on
bit7/8
DS39564C-page 175
STOP
0000 000u
0000 0000
0000 0000
0000 0000
0000 -00x
0000 0000
0000 -010
0000 0000
Value on
All Other
bit
RESETS

Related parts for PIC18F252-E/SO