ST10R272LT6 STMicroelectronics, ST10R272LT6 Datasheet - Page 32

IC MCU 16BIT LV ROMLESS 100-TQFP

ST10R272LT6

Manufacturer Part Number
ST10R272LT6
Description
IC MCU 16BIT LV ROMLESS 100-TQFP
Manufacturer
STMicroelectronics
Series
ST10r
Datasheet

Specifications of ST10R272LT6

Core Processor
ST10
Core Size
16-Bit
Speed
50MHz
Connectivity
EBI/EMI, SSP, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
77
Program Memory Type
ROMless
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-TQFP, 144-VQFP
Processor Series
ST10R2x
Core
ST10
Data Bus Width
16 bit
Data Ram Size
1 KB
Interface Type
SSP, USART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
77
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
16 bit
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
In Transition
Other names
497-2045

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST10R272LT6
Manufacturer:
CYPRESS
Quantity:
1 400
Part Number:
ST10R272LT6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST10R272LT6
Manufacturer:
ST
0
Part Number:
ST10R272LT6
Manufacturer:
ST
Quantity:
20 000
Part Number:
ST10R272LT6VJ022IWC
Manufacturer:
ST
0
Part Number:
ST10R272LT6VJ950YVK
Manufacturer:
ST
0
ST10R272L - WATCHDOG TIMER
12
The Watchdog Timer is a fail-safe mechanism which limits the malfunction time of the
controller. The Watchdog Timer is always enabled after device reset and can only be disabled
in the time interval until the EINIT (end of initialization) instruction has been executed. In this
way, the chip’s start-up procedure is always monitored. The software must be designed to
service the Watchdog Timer before it overflows. If, due to hardware or software related
failures, the software fails to maintain the Watchdog Timer, it will overflow generating an
internal hardware reset and pulling the RSTOUT pin low to reset external hardware
components.
The Watchdog Timer is a 16-bit timer, clocked with the system clock divided either by 2 or by
128. The high byte of the Watchdog Timer register can be set to a pre-specified reload value
(stored in WDTREL) in order to allow further variation of the monitored time interval. Each
time it is serviced by the application software, the high byte of the Watchdog Timer is
reloaded. The table below shows the watchdog time range which for a 50MHz CPU clock
rounded to 3 significant figures.
32/77
1
SSPCKS Value
011
100
101
110
111
Reload value
in WDTREL
FF
00
H
H
WATCHDOG TIMER
Table 11 Synchronous baud rate and SSPCKS reload values
SSP clock = CPU clock divided by 16
SSP clock = CPU clock divided by 32
SSP clock = CPU clock divided by 64
SSP clock = CPU clock divided by 128
SSP clock = CPU clock divided by 256
Table 12 Watchdog timer range
Prescaler for f
2 (WDTIN = ‘0’)
10.24 µs
2.62 ms
CPU
128 (WDTIN = ‘1’)
655 µs
168 ms
Synchronous baud rate
3.13 MBit/s
1.56 MBit/s
781 KBit/s
391 KBit/s
195 KBit/s

Related parts for ST10R272LT6