C8051F062-GQR Silicon Laboratories Inc, C8051F062-GQR Datasheet - Page 320

no-image

C8051F062-GQR

Manufacturer Part Number
C8051F062-GQR
Description
IC 8051 MCU 64K FLASH 100TQFP
Manufacturer
Silicon Laboratories Inc
Series
C8051F06xr
Datasheets

Specifications of C8051F062-GQR

Core Processor
8051
Core Size
8-Bit
Speed
25MHz
Connectivity
CAN, EBI/EMI, SMBus (2-Wire/I²C), SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT
Number Of I /o
59
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4.25K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 2x16b, 8x10b; D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
For Use With
336-1214 - DEV KIT FOR F060/F062/F063
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F062-GQR
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
C8051F060/1/2/3/4/5/6/7
320
EXTEST provides access to both capture and update actions, while Sample only performs a capture.
24, 26, 28, 30, 32,
25, 27, 29, 31, 33,
40, 42, 44, 46, 48,
41, 43, 45, 47, 49,
56, 58, 60, 62, 64,
57, 59, 61, 63, 65,
74, 76, 78, 80, 82,
75, 77, 79, 81, 83,
86, 88, 90, 92, 94,
8, 10, 12, 14, 16,
9, 11, 13, 15, 17,
96, 98, 100
50, 52, 54
51, 53, 55
66, 68, 70
67, 69, 71
18, 20, 22
19, 21, 23
34, 36, 38
35, 37, 39
Bit
72
73
84
85
0
1
2
3
4
5
6
7
Table 26.2. Boundary Data Register Bit Definitions (C8051F061/3/5/7)
Action
Capture Not used
Update
Capture Not used
Update
Capture CAN RX Output Enable to pin
Update
Capture CAN RX Input from pin
Update
Capture CAN TX Output Enable to pin
Update
Capture CAN TX Input from pin
Update
Capture External Clock from XTAL1 pin
Update
Capture Weak Pullup Enable from MCU
Update
Capture P0.n output enable from MCU (e.g. Bit 8 = P0.0, Bit 10 = P0.1, etc.)
Update
Capture P0.n input from pin (e.g. Bit 9 = P0.0, Bit 11 = P0.1, etc.)
Update
Capture P1.n output enable from MCU (follows P0.n numbering scheme)
Update
Capture P1.n input from pin (follows P0.n numbering scheme)
Update
Capture P2.n output enable from MCU (follows P0.n numbering scheme)
Update
Capture P2.n input from pin (follows P0.n numbering scheme)
Update
Capture P3.n output enable from MCU (follows P0.n numbering scheme)
Update
Capture P3.n input from pin (follows P0.n numbering scheme)
Update
Capture Reset Enable from MCU
Update
Capture Reset Input from /RST pin
Update
Capture P5.0, P5.1, P5.2, P5.3, P5.5, P5.7 (respectively) output enable from
Update
Capture P5.0, P5.1, P5.2, P5.3, P5.5, P5.7 (respectively) input from pin†
Update
Capture P6.n output enable from MCU (follows P0.n numbering scheme)†
Update
Target
Not used
Not used
CAN RX Output Enable to pin
CAN RX Output to pin
CAN TX Output Enable to pin
CAN TX Output to pin
Not used
Weak Pullup Enable to Port Pins
P0.n output enable to pin (e.g. Bit 8 = P0.0oe, Bit 10 = P0.1oe, etc.)
P0.n output to pin (e.g. Bit 9 = P0.0, Bit 11 = P0.1, etc.)
P1.n output enable to pin (follows P0.n numbering scheme)
P1.n output to pin (follows P0.n numbering scheme)
P2.n output enable to pin (follows P0.n numbering scheme)
P2.n output to pin (follows P0.n numbering scheme)
P3.n output enable to pin (follows P0.n numbering scheme)
P3.n output to pin (follows P0.n numbering scheme)
Reset Enable to /RST pin
Not used
MCU†
P5.0, P5.1, P5.2, P5.3, P5.5, P5.7 (respectively) output enable to pin†
P5.0, P5.1, P5.2, P5.3, P5.5, P5.7 (respectively) output to pin†
P6.n output enable to pin (follows P0.n numbering scheme)†
Rev. 1.2

Related parts for C8051F062-GQR