SAF-TC1130-L150EB-G BB Infineon Technologies, SAF-TC1130-L150EB-G BB Datasheet - Page 47

IC MCU 32BIT TRICOR 16KB LBGA208

SAF-TC1130-L150EB-G BB

Manufacturer Part Number
SAF-TC1130-L150EB-G BB
Description
IC MCU 32BIT TRICOR 16KB LBGA208
Manufacturer
Infineon Technologies
Series
TC11xxr
Datasheet

Specifications of SAF-TC1130-L150EB-G BB

Core Processor
TriCore
Core Size
32-Bit
Speed
150MHz
Connectivity
CAN, EBI/EMI, FIFO, I²C, IrDA, SPI, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
72
Program Memory Type
ROMless
Ram Size
144K x 8
Voltage - Supply (vcc/vdd)
1.43 V ~ 1.58 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-LSBGA
Data Bus Width
32 bit
Program Memory Size
32 KB
Data Ram Size
144 KB
Interface Type
3xASC, 2xSSC, I2C, 2xMLI, Ethernet 10, 100 Mbits, s, USB
Maximum Clock Frequency
150 MHz
Number Of Programmable I/os
72
Number Of Timers
9
Operating Supply Voltage
1.5 V, 3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Packages
PG-LBGA-208
Max Clock Frequency
150.0 MHz
Sram (incl. Cache)
144.0 KByte
Can Nodes
4
Program Memory
0.0 KByte
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
Other names
FT1130L150EBGBBXP
SAF-TC1130-L150EB-GBB
SAF-TC1130-L150EB-GBBINTR
SAF-TC1130-L150EB-GBBTR
SAF-TC1130-L150EB-GBBTR
SAFTC1130L150EBBBXT
SP000106119
SP000106538
SP000743584
3.10
Figure 3-6
Serial interfaces (SSC0 and SSC1).
Each SSC supports full-duplex and half-duplex serial synchronous communication up to
37.5 MBaud (@ 75 MHz module clock) with receive and transmit FIFO support. The
serial clock signal can be generated by the SSC itself (master mode) or can be received
from an external master (slave mode). Data width, shift direction, clock polarity and
phase are programmable. This allows communication with SPI-compatible devices.
Transmission and reception of data is double-buffered. A shift clock generator provides
the SSC with a separate serial clock signal. Eight slave select inputs are available for
slave mode operation. Eight programmable slave select outputs (chip selects) are
supported in master mode.
Features:
• Master and slave mode operation
• Flexible data format
• Baud rate generation minimum at 572.2 Baud (@ 75 MHz module clock)
• Interrupt generation
• Four-pin interface
• Flexible SSC pin configuration
• Up to eight slave select inputs in slave mode
• Up to eight programmable slave select outputs SLSO in master mode
• 4-stage receive FIFO (RXFIFO) and 4-stage transmit FIFO (TXFIFO)
Data Sheet
– Full-duplex or half-duplex operation
– Automatic pad control possible
– Programmable number of data bits: 2 to 16 bits
– Programmable shift direction: LSB or MSB shift first
– Programmable clock polarity: idle low or high state for the shift clock
– Programmable clock/data phase: data shift with leading or trailing edge of the shift
– On a transmitter empty condition
– On a receiver full condition
– On an error condition (receive, phase, baud rate, transmit error)
– Automatic SLSO generation with programmable timing
– Programmable active level and enable control
– Independent control of RXFIFO and TXFIFO
– 2- to 16-bit FIFO data width
– Programmable receive/transmit interrupt trigger level
– Receive and transmit FIFO filling level indication
– Overrun error generation
– Underflow error generation
clock
High-Speed Synchronous Serial Interface (SSC)
shows a global view of the functional blocks of two High-Speed Synchronous
41
Functional Description
V1.1, 2008-12
TC1130

Related parts for SAF-TC1130-L150EB-G BB