MC9S08GT60CFB Freescale Semiconductor, MC9S08GT60CFB Datasheet - Page 216

no-image

MC9S08GT60CFB

Manufacturer Part Number
MC9S08GT60CFB
Description
IC MCU 60K FLASH 20MHZ 44-QFP
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheet

Specifications of MC9S08GT60CFB

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
36
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-QFP
For Use With
M68DEMO908GB60E - BOARD DEMO MC9S08GB60M68EVB908GB60E - BOARD EVAL FOR MC9S08GB60
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08GT60CFB
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S08GT60CFBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S08GT60CFBE
Manufacturer:
FREESCAL
Quantity:
1 000
Part Number:
MC9S08GT60CFBE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC9S08GT60CFBER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Inter-Integrated Circuit (IIC) Module
RSTA — Repeat START
13.5.4
TCF — Transfer Complete Flag
IAAS — Addressed as a Slave
BUSY — Bus Busy
ARBL — Arbitration Lost
216
Writing a one to this bit will generate a repeated START condition provided it is the current master.
This bit will always be read as a low. Attempting a repeat at the wrong time will result in loss of
arbitration.
This bit is set on the completion of a byte transfer. Note that this bit is only valid during or immediately
following a transfer to the IIC module or from the IIC module.The TCF bit is cleared by reading the
IIC1D register in receive mode or writing to the IIC1D in transmit mode.
The IAAS bit is set when its own specific address is matched with the calling address. Writing the
IIC1C register clears this bit.
The BUSY bit indicates the status of the bus regardless of slave or master mode. The BUSY bit is set
when a START signal is detected and cleared when a STOP signal is detected.
This bit is set by hardware when the arbitration procedure is lost. The ARBL bit must be cleared by
software, by writing a one to it.
1 = Transfer complete.
0 = Transfer in progress.
1 = Addressed as a slave.
0 = Not addressed.
1 = Bus is busy.
0 = Bus is idle.
1 = Loss of arbitration.
0 = Standard bus operation.
IIC Status Register (IIC1S)
Reset:
Read:
Write:
Bit 7
TCF
1
Figure 13-8. IIC Status Register (IIC1S)
= Unimplemented or Reserved
MC9S08GB/GT Data Sheet, Rev. 2.3
IAAS
6
0
BUSY
5
0
ARBL
4
0
3
0
0
SRW
2
0
IICIF
Freescale Semiconductor
1
0
RXAK
Bit 0
0

Related parts for MC9S08GT60CFB