ST16C2550CQ48-F Exar Corporation, ST16C2550CQ48-F Datasheet - Page 19

IC DUART FIFO 16B 48TQFP

ST16C2550CQ48-F

Manufacturer Part Number
ST16C2550CQ48-F
Description
IC DUART FIFO 16B 48TQFP
Manufacturer
Exar Corporation
Type
RS- 232 or RS- 485r
Datasheet

Specifications of ST16C2550CQ48-F

Number Of Channels
2, DUART
Package / Case
48-TQFP
Features
*
Fifo's
16 Byte
Protocol
RS232, RS485
Voltage - Supply
2.97 V ~ 5.5 V
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
4 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.97 V
Supply Current
3 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V or 5 V
No. Of Channels
2
Supply Voltage Range
2.97V To 5.5V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
TQFP
No. Of Pins
48
Filter Terminals
SMD
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1255

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST16C2550CQ48-F
Manufacturer:
EXAR
Quantity:
4 800
Part Number:
ST16C2550CQ48-F
Manufacturer:
EXAR22
Quantity:
250
Part Number:
ST16C2550CQ48-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
ST16C2550CQ48-F
Manufacturer:
ST
0
Part Number:
ST16C2550CQ48-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
ST16C2550CQ48-F
0
REV. 4.4.1
The UART provides multiple levels of prioritized interrupts to minimize external software interaction. The
Interrupt Status Register (ISR) provides the user with four interrupt status bits. Performing a read cycle on the
ISR will give the user the current highest pending interrupt level to be serviced, others are queued up to be
serviced next. No other interrupts are acknowledged until the pending interrupt is serviced. The Interrupt
Source Table,
associated with each of these interrupt levels.
]
ISR[0]: Interrupt Status
ISR[3:1]: Interrupt Status
These bits indicate the source for a pending interrupt at interrupt priority levels (See
ISR[5:4]: Reserved
ISR[7:6]: FIFO Enable Status
These bits are set to a logic 0 when the FIFOs are disabled. They are set to a logic 1 when the FIFOs are
enabled.
4.4
4.4.1
4.4.2
LSR is by any of the LSR bits 1, 2, 3 and 4.
RXRDY is by RX trigger level.
RXRDY Time-out is by a 4-char plus 12 bits delay timer.
TXRDY is by TX FIFO empty.
MSR is by any of the MSR bits 0, 1, 2 and 3.
LSR interrupt is cleared by a read to the LSR register.
RXRDY interrupt is cleared by reading data until FIFO falls below the trigger level.
RXRDY Time-out interrupt is cleared by reading RHR.
TXRDY interrupt is cleared by a read to the ISR register or writing to THR.
MSR interrupt is cleared by a read to the MSR register.
Logic 0 = An interrupt is pending and the ISR contents may be used as a pointer to the appropriate interrupt
service routine.
Logic 1 = No interrupt pending (default).
P
RIORITY
Interrupt Status Register (ISR) - Read-Only
1
2
3
4
5
-
Interrupt Generation:
Interrupt Clearing:
L
EVEL
Table
8, shows the data values (bits 0-3) for the interrupt priority levels and the interrupt sources
B
IT
0
1
0
0
0
0
-3
ISR R
T
B
ABLE
EGISTER
IT
1
1
1
0
0
0
-2
8: I
S
B
NTERRUPT
TATUS
IT
1
0
0
1
0
0
-1
B
ITS
B
IT
S
0
0
0
0
0
1
-0
OURCE AND
19
LSR (Receiver Line Status Register)
RXRDY (Receive Data Time-out)
RXRDY (Received Data Ready)
TXRDY (Transmit Ready)
MSR (Modem Status Register)
None (default)
2.97V TO 5.5V DUART WITH 16-BYTE FIFO
P
RIORITY
S
L
OURCE OF INTERRUPT
EVEL
Table
8).
ST16C2550

Related parts for ST16C2550CQ48-F