ST16C2550IQ48-F Exar Corporation, ST16C2550IQ48-F Datasheet - Page 20

IC DUART FIFO 16B 48TQFP

ST16C2550IQ48-F

Manufacturer Part Number
ST16C2550IQ48-F
Description
IC DUART FIFO 16B 48TQFP
Manufacturer
Exar Corporation
Type
RS- 232 or RS- 485r
Datasheet

Specifications of ST16C2550IQ48-F

Number Of Channels
2, DUART
Package / Case
48-TQFP
Features
*
Fifo's
16 Byte
Protocol
RS232, RS485
Voltage - Supply
2.97 V ~ 5.5 V
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
4 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.97 V
Supply Current
3 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V or 5 V
No. Of Channels
2
Supply Voltage Range
2.97V To 5.5V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
TQFP
No. Of Pins
48
Filter Terminals
SMD
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1256

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST16C2550IQ48-F
Manufacturer:
EXAR21
Quantity:
216
Part Number:
ST16C2550IQ48-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
ST16C2550IQ48-F
Manufacturer:
ST
Quantity:
20 000
ST16C2550
2.97V TO 5.5V DUART WITH 16-BYTE FIFO
This register is used to enable the FIFOs, clear the FIFOs, set the transmit/receive FIFO trigger levels, and
select the DMA mode. The DMA, and FIFO modes are defined as follows:
FCR[0]: TX and RX FIFO Enable
FCR[1]: RX FIFO Reset
This bit is only active when FCR bit-0 is a ‘1’.
FCR[2]: TX FIFO Reset
This bit is only active when FCR bit-0 is a ‘1’.
FCR[3]: DMA Mode Select
Controls the behavior of the -TXRDY and -RXRDY pins. See DMA operation section for details.
FCR[5:4]: Reserved
FCR[7:6]: Receive FIFO Trigger Select
(logic 0 = default, RX trigger level =1)
These 2 bits are used to set the trigger level for the receive FIFO. The UART will issue a receive interrupt when
the number of the characters in the FIFO crosses the trigger level.
The Line Control Register is used to specify the asynchronous data communication format. The word or
character length, the number of stop bits, and the parity are selected by writing the appropriate bits in this
register.
4.5
4.6
Logic 0 = Disable the transmit and receive FIFO (default).
Logic 1 = Enable the transmit and receive FIFOs. This bit must be set to logic 1 when other FCR bits are
written or they will not be programmed.
Logic 0 = No receive FIFO reset (default)
Logic 1 = Reset the receive FIFO pointers and FIFO level counter logic (the receive shift register is not
cleared or altered). This bit will return to a logic 0 after resetting the FIFO.
Logic 0 = No transmit FIFO reset (default).
Logic 1 = Reset the transmit FIFO pointers and FIFO level counter logic (the transmit shift register is not
cleared or altered). This bit will return to a logic 0 after resetting the FIFO.
Logic 0 = Normal Operation (default).
Logic 1 = DMA Mode.
FIFO Control Register (FCR) - Write-Only
Line Control Register (LCR) - Read/Write
T
B
FCR
ABLE
IT
0
0
1
1
-7
9: R
B
FCR
IT
0
1
0
1
ECEIVE
-6
1 (default)
FIFO T
R
T
L
RIGGER
ECEIVE
EVEL
14
4
8
20
RIGGER
16C550, 16C2552,
16C554, 16C580 com-
patible.
L
C
EVEL
OMPATIBILITY
Table 9
S
ELECTION
shows the complete selections.
REV. 4.4.1

Related parts for ST16C2550IQ48-F