ATMEGA2560R231-CU Atmel, ATMEGA2560R231-CU Datasheet - Page 17

no-image

ATMEGA2560R231-CU

Manufacturer Part Number
ATMEGA2560R231-CU
Description
BUNDLE ATMEGA2560/RF231 PBGA
Manufacturer
Atmel
Datasheet

Specifications of ATMEGA2560R231-CU

Frequency
2.4GHz
Modulation Or Protocol
802.15.4 Zigbee, 6LoWPAN, RF4CE, SP100, WirelessHART™, ISM
Data Interface
PCB, Surface Mount
Memory Size
256kB Flash, 4kB EEPROM, 8kB RAM
Antenna Connector
PCB, Surface Mount
Package / Case
100-CBGA and 32-QFN
Processor Series
ATMEGA256x
Core
AVR8
Data Bus Width
8 bit
Program Memory Type
Flash
Program Memory Size
256 KB
Data Ram Size
8 KB
Development Tools By Supplier
ATAVRRZ541, ATAVRRAVEN, ATAVRRZRAVEN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Voltage - Supply
-
Power - Output
-
Operating Temperature
-
Applications
-
Sensitivity
-
Data Rate - Maximum
-
Current - Transmitting
-
Current - Receiving
-
Lead Free Status / Rohs Status
 Details
6.6.1
6.6.2
6.7
2549M–AVR–09/10
Instruction Execution Timing
RAMPZ – Extended Z-pointer Register for ELPM/SPM
EIND – Extended Indirect Register
For ELPM/SPM instructions, the Z-pointer is a concatenation of RAMPZ, ZH, and ZL, as shown
in Figure 6-4. Note that LPM is not affected by the RAMPZ setting.
Figure 6-4.
The actual number of bits is implementation dependent. Unused bits in an implementation will
always read as zero. For compatibility with future devices, be sure to write these bits to zero.
For EICALL/EIJMP instructions, the Indirect-pointer to the subroutine/routine is a concatenation
of EIND, ZH, and ZL, as shown in Figure 6-5. Note that ICALL and IJMP are not affected by the
EIND setting.
Figure 6-5.
The actual number of bits is implementation dependent. Unused bits in an implementation will
always read as zero. For compatibility with future devices, be sure to write these bits to zero.
This section describes the general access timing concepts for instruction execution. The AVR
CPU is driven by the CPU clock clk
chip. No internal clock division is used.
Figure 6-6 on page 18
by the Harvard architecture and the fast-access Register File concept. This is the basic pipelin-
ing concept to obtain up to 1 MIPS per MHz with the corresponding unique results for functions
per cost, functions per clocks, and functions per power-unit.
Bit
0x3B (0x5B)
Read/Write
Initial Value
Bit (
Individually)
Bit (Z-pointer)
Bit
0x3C (0x5C)
Read/Write
Initial Value
Bit (Individual-
ly)
Bit
pointer)
(Indirect-
RAMPZ7
EIND7
The Z-pointer used by ELPM and SPM
The Indirect-pointer used by EICALL and EIJMP
R/W
R/W
7
0
7
0
23
23
7
7
RAMPZ6
EIND6
shows the parallel instruction fetches and instruction executions enabled
R/W
R/W
EIND
RAMPZ
6
0
6
0
RAMPZ5
EIND5
R/W
R/W
ATmega640/1280/1281/2560/2561
16
5
0
5
0
0
16
0
CPU
, directly generated from the selected clock source for the
RAMPZ4
EIND4
R/W
R/W
4
0
4
0
15
7
15
7
RAMPZ3
EIND3
R/W
R/W
ZH
3
0
3
0
ZH
RAMPZ2
EIND2
R/W
R/W
2
0
2
0
0
8
0
8
RAMPZ1
EIND1
R/W
R/W
1
0
1
0
7
7
7
7
RAMPZ0
EIND0
R/W
R/W
ZL
0
0
0
0
ZL
RAMPZ
EIND
0
0
0
0
17

Related parts for ATMEGA2560R231-CU