XR18W750IL48-F Exar Corporation, XR18W750IL48-F Datasheet - Page 16

IC WIRELESS UART CTRLR 48QFN

XR18W750IL48-F

Manufacturer Part Number
XR18W750IL48-F
Description
IC WIRELESS UART CTRLR 48QFN
Manufacturer
Exar Corporation
Datasheet

Specifications of XR18W750IL48-F

Package / Case
48-VFQFN Exposed Pad
Function
Controller
Rf Type
General Purpose
Secondary Attributes
I²C Interface
Processor Series
XR18W750
Core
8051
Data Bus Width
8 bit
Data Ram Size
32 KB
Interface Type
I2C, UART
Maximum Clock Frequency
400 KHz
Number Of Timers
1
Operating Supply Voltage
2.25 V to 3.63 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Development Tools By Supplier
XR18W750/753-0A-EB, XR18W750/753-0B-EB
Minimum Operating Temperature
- 40 C
Program Memory Type
EEPROM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR18W750IL48-F
Manufacturer:
EXAR
Quantity:
120
Part Number:
XR18W750IL48-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
XR18W750
WIRELESS UART CONTROLLER
Automatic CTS flow control is used to prevent data overrun to the remote receiver FIFO. The CTS# input is
monitored to suspend/restart the local transmitter. The auto CTS flow control feature is selected to fit specific
application requirement (see
If using the Auto CTS interrupt:
F
3.13
IGURE
Enable auto CTS flow control using EFR bit-7.
Enable CTS interrupt through IER bit-7 (after setting EFR bit-4). The UART issues an interrupt when the
CTS# pin is de-asserted (HIGH): ISR bit-5 will be set to 1, and UART will suspend transmission as soon as
the stop bit of the character in process is shifted out. Transmission is resumed after the CTS# input is re-
asserted (LOW), indicating more data may be sent.
The local UART (UARTA) starts data transfer by asserting RTSA# (1). RTSA# is normally connected to CTSB# (2) of
remote UART (UARTB). CTSB# allows its transmitter to send data (3). TXB data arrives and fills UARTA receive FIFO
(4). When RXA data fills up to its receive FIFO trigger level, UARTA activates its RXA data ready interrupt (5) and con-
tinues to receive and put data into its FIFO. If interrupt service latency is long and data is not being unloaded, UARTA
monitors its receive data fill level to match the upper threshold of RTS delay and de-assert RTSA# (6). CTSB# follows
(7) and request UARTB transmitter to suspend data transfer. UARTB stops or finishes sending the data bits in its trans-
mit shift register (8). When receive FIFO data in UARTA is unloaded to match the lower threshold of RTS delay (9),
UARTA re-asserts RTSA# (10), CTSB# recognizes the change (11) and restarts its transmitter and data flow again until
next receive FIFO trigger (12). This same event applies to the reverse direction when UARTA sends data to UARTB
with RTSB# and CTSA# controlling the data flow.
9. A
Auto CTS Flow Control
UTO
(RXA FIFO
CTSB#
RXA FIFO
Interrupt)
RTSA#
TXB
INTA
RTS
Trigger Reached
Receiver FIFO
Trigger Level
Local UART
Transmitter
Auto CTS
Auto RTS
UARTA
Monitor
AND
Data Starts
Receive
CTS F
Data
Figure
Assert RTS# to Begin
1
2
Transmission
Trigger Level
LOW
3
4
RX FIFO
9):
RTSA#
TXA
CTSA#
RXA
C
ON
ONTROL
ON
5
O
PERATION
7
Threshold
RTS High
16
6
8
OFF
Suspend
OFF
RTSB#
CTSB#
RTS Low
Threshold
RXB
TXB
Restart
9
10
11
Trigger Reached
Remote UART
ON
Trigger Level
Receiver FIFO
12
Auto CTS
Transmitter
Auto RTS
UARTB
Monitor
ON
Trigger Level
RX FIFO
RTSCTS1
REV. 1.0.0

Related parts for XR18W750IL48-F