UJA1078ATW/3V3,112 NXP Semiconductors, UJA1078ATW/3V3,112 Datasheet - Page 23

no-image

UJA1078ATW/3V3,112

Manufacturer Part Number
UJA1078ATW/3V3,112
Description
IC SBC CAN/LIN 3.3V HS 32HTSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UJA1078ATW/3V3,112

Controller Type
System Basis Chip
Interface
CAN, LIN
Voltage - Supply
4.5 V ~ 28 V
Current - Supply
84µA
Operating Temperature
-40°C ~ 150°C
Mounting Type
Surface Mount
Package / Case
32-TSSOP Exposed Pad, 32-eTSSOP, 32-HTSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
NXP Semiconductors
UJA1078A
Product data sheet
6.7.1.1 Active mode
6.7.1.2 Lowpower/Off modes
6.7.1 CAN operating modes
The CAN transceiver is in Active mode when:
and
In CAN Active mode, the transceiver can transmit and receive data via the CANH and
CANL pins. The differential receiver converts the analog data on the bus lines into digital
data which is output on pin RXDC. The transmitter converts digital data generated by a
CAN controller, and input on pin TXDC, to signals suitable for transmission over the bus
lines.
The CAN transceiver will be in Lowpower mode with bus wake-up detection enabled if bit
STBCC = 1 (see
and CANL in Lowpower mode.
When the SBC is in Standby mode or Sleep mode (MC = 00 or 01), the CAN transceiver
will be in Off mode if bit STBCC = 0. The CAN transceiver is powered down completely in
Off mode to minimize quiescent current consumption.
A filter at the receiver input prevents unwanted wake-up events occurring due to
automotive transients or ElectroMagnetic Interference (EMI).
A recessive-dominant-recessive-dominant sequence must occur on the CAN bus within
the wake-up timeout time (t
(see
phases). The minimum recessive/dominant bus times for CAN transceiver wake-up
(t
wake(busrec)min
Fig 9.
wake-up
the SBC is in Normal mode (MC = 10 or 11)
the transceiver is enabled (bit STBCC = 0; see
V2 is enabled and its output voltage is above its undervoltage threshold, V
or
V2 is disabled but an external voltage source, or V1, connected to pin V2 is above its
undervoltage threshold (see
Figure
CAN wake-up timing diagram
9; note that additional pulses may occur between the recessive/dominant
recessive
and t
All information provided in this document is subject to legal disclaimers.
Table
wake(busdom)min
Rev. 2 — 28 January 2011
6). The CAN transceiver can be woken up remotely via pins CANH
to(wake)
Section
dominant
) to pass the wake-up filter and trigger a wake-up event
) must be satisfied (see
High-speed CAN/dual LIN core system basis chip
6.6.3)
t
wake
< t
to(wake)
Table
recessive
6)
Table
11).
UJA1078A
© NXP B.V. 2011. All rights reserved.
dominant
uvd
015aaa107
23 of 54

Related parts for UJA1078ATW/3V3,112