LAN8700C-AEZG-TR SMSC, LAN8700C-AEZG-TR Datasheet - Page 26

Ethernet ICs Hi Perform Ethernet PHY

LAN8700C-AEZG-TR

Manufacturer Part Number
LAN8700C-AEZG-TR
Description
Ethernet ICs Hi Perform Ethernet PHY
Manufacturer
SMSC
Type
Single Chipr
Datasheet

Specifications of LAN8700C-AEZG-TR

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Product
Ethernet Transceivers
Number Of Transceivers
1
Standard Supported
IEEE 802.3ab
Data Rate
10 Mbps or 100 Mbps
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Supply Current (max)
39 mA, 81.6 mA
Maximum Operating Temperature
+ 85 C
Package / Case
QFN EP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN8700C-AEZG-TR
Manufacturer:
TOSHIBA
Quantity:
24 000
Part Number:
LAN8700C-AEZG-TR
Manufacturer:
SMSC
Quantity:
1 881
Part Number:
LAN8700C-AEZG-TR
Manufacturer:
SMSC
Quantity:
20 000
Company:
Part Number:
LAN8700C-AEZG-TR
Quantity:
1 494
Revision 2.2 (12-04-09)
4.6.2.1
4.6.2.2
4.6.3
The RMII includes 6 interface signals with one of the signals being optional:
Reference Clock
The Reference Clock - CLKIN, is a continuous clock that provides the timing reference for CRS_DV,
RXD[1:0], TX_EN, TXD[1:0], and RX_ER. The Reference Clock is sourced by the MAC or an external
source. Switch implementations may choose to provide REF_CLK as an input or an output depending
on whether they provide a REF_CLK output or rely on an external clock distribution device.
The “Reference Clock” frequency must be 50 MHz ± 50 ppm with a duty cycle between 40% and 60%
inclusive. The SMSC LAN8700/LAN8700i uses the “Reference Clock” as the network clock such that
no buffering is required on the transmit data path. The SMSC LAN8700/LAN8700i will recover the clock
from the incoming data stream, the receiver will account for differences between the local REF_CLK
and the recovered clock through use of sufficient elasticity buffering. The elasticity buffer does not
affect the Inter-Packet Gap (IPG) for received IPGs of 36 bits or greater. To tolerate the clock variations
specified here for Ethernet MTUs, the elasticity buffer shall tolerate a minimum of ±10 bits.
CRS_DV - Carrier Sense/Receive Data Valid
The CRS_DV is asserted by the LAN8700/LAN8700i when the receive medium is non-idle. CRS_DV
is asserted asynchronously on detection of carrier due to the criteria relevant to the operating mode.
That is, in 10BASE-T mode, when squelch is passed or in 100BASE-X mode when 2 non-contiguous
zeroes in 10 bits are detected, carrier is said to be detected.
Loss of carrier shall result in the deassertion of CRS_DV synchronous to the cycle of REF_CLK which
presents the first di-bit of a nibble onto RXD[1:0] (i.e. CRS_DV is deasserted only on nibble
boundaries). If the LAN8700/LAN8700i has additional bits to be presented on RXD[1:0] following the
initial deassertion of CRS_DV, then the LAN8700/LAN8700i shall assert CRS_DV on cycles of
REF_CLK which present the second di-bit of each nibble and de-assert CRS_DV on cycles of
REF_CLK which present the first di-bit of a nibble. The result is: Starting on nibble boundaries
CRS_DV toggles at 25 MHz in 100Mb/s mode and 2.5 MHz in 10Mb/s mode when CRS ends before
RX_DV (i.e. the FIFO still has bits to transfer when the carrier event ends.) Therefore, the MAC can
accurately recover RX_DV and CRS.
During a false carrier event, CRS_DV shall remain asserted for the duration of carrier activity. The data
on RXD[1:0] is considered valid once CRS_DV is asserted. However, since the assertion of CRS_DV
is asynchronous relative to REF_CLK, the data on RXD[1:0] shall be “00” until proper receive signal
decoding takes place.
MII vs. RMII Configuration
The LAN8700/LAN8700i must be configured to support the MII or RMII bus for connectivity to the MAC.
This configuration is done through the COL/RMII/CRS_DV pin. To select MII mode, float the
COL/RMII/CRS_DV pin. To select RMII mode, pull the pin high with an external resistor (see
“Boot Strapping Configuration Resistors,” on page
On the rising edge of the internal reset (nreset), the register bit 18.14 (MIIMODE) is loaded based on
the strapping of the COL/RMII/CRS_DV pin. Either MII or RMII mode is then configured based on the
register bit value. When a soft reset is issued (bit 0.15) as described in
mode selection is controlled by the register bit 18.14, and the COL/RMII/CRS_DV pin has no affect.
transmit data - TXD[1:0]
transmit strobe - TX_EN
receive data - RXD[1:0]
receive error - RX_ER (Optional)
carrier sense - CRS_DV
Reference Clock - CLKIN/XTAL1 (RMII references usually define this signal as REF_CLK)
±15kV ESD Protected MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX Support and flexPWR
DATASHEET
26
32) to VDDIO.
Table
SMSC LAN8700/LAN8700i
5.30, the MII or RMII
®
Technology in a Small Footprint
Table 4.3,
Datasheet

Related parts for LAN8700C-AEZG-TR