MMA8452QR1 Freescale Semiconductor, MMA8452QR1 Datasheet - Page 25

Board Mount Accelerometers LOW G 3-AXIS 12BT EX VLT

MMA8452QR1

Manufacturer Part Number
MMA8452QR1
Description
Board Mount Accelerometers LOW G 3-AXIS 12BT EX VLT
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MMA8452QR1

Sensing Axis
X, Y, Z
Acceleration
2 g, 4 g, 8 g
Digital Output - Number Of Bits
8 bit, 12 bit
Supply Voltage (max)
3.6 V
Supply Voltage (min)
1.95 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Digital Output - Bus Interface
I2C
Shutdown
Yes
Sensitivity
256 count/g, 512 count/g, 1024 count/g
Package / Case
QFN-16
Output Type
Digital
Rohs Compliant
Yes
Peak Reflow Compatible (260 C)
Yes
Acceleration Range
± 2g, ± 4g, ± 8g
No. Of Axes
3
Ic Interface Type
I2C
Sensor Case Style
QFN
No. Of Pins
16
Supply Voltage Range
1.95V To 3.6V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MMA8452QR1
Manufacturer:
FTDI
Quantity:
1 200
Part Number:
MMA8452QR1
Manufacturer:
FREESCAL
Quantity:
5 963
Part Number:
MMA8452QR1
Manufacturer:
FREESCAL
Quantity:
1 000
Part Number:
MMA8452QR1
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
MMA8452QR1
0
Company:
Part Number:
MMA8452QR1
Quantity:
20
Part Number:
MMA8452QR1MMA8452QR1
0
0x0C: INT_SOURCE System Interrupt Status Register
indicate which function has asserted an interrupt and conversely the bits that are cleared (logic ‘0’) indicate which function has
not asserted or has de-asserted an interrupt. The bits are set by a low to high transition and are cleared by reading the
appropriate interrupt source register. The SRC_DRDY bit is cleared by reading the X, Y and Z data. It is not cleared by simply
reading the Status Register (0x00).
0x0C INT_SOURCE: System Interrupt Status Register (Read Only)
Table 14. INT_SOURCE Description
Sensors
Freescale Semiconductor
SRC_ASLP
In the interrupt source register the status of the various embedded features can be determined. The bits that are set (logic ‘1’)
SRC_LNDPRT
INT_SOURCE
SRC_TRANS
SRC_PULSE
SRC_FF_MT
SRC_DRDY
SRC_ASLP
Bit 7
Bit 6
Auto-SLEEP/WAKE interrupt status bit. Default value: 0.
Logic ‘1’ indicates that an interrupt event that can cause a WAKE to SLEEP or SLEEP to WAKE system mode transition
has occurred.
Logic ‘0’ indicates that no WAKE to SLEEP or SLEEP to WAKE system mode transition interrupt event has occurred.
WAKE to SLEEP transition occurs when no interrupt occurs for a time period that exceeds the user specified limit
(ASLP_COUNT). This causes the system to transition to a user specified low ODR setting.
SLEEP to WAKE transition occurs when the user specified interrupt event has woken the system; thus causing the
system to transition to a user specified high ODR setting.
Reading the SYSMOD register clears the SRC_ASLP bit.
Transient interrupt status bit. Default value: 0.
Logic ‘1’ indicates that an acceleration transient value greater than user specified threshold has occurred. Logic ‘0’
indicates that no transient event has occurred.
This bit is asserted whenever “EA” bit in the TRANS_SRC is asserted and the interrupt has been enabled. This bit is
cleared by reading the TRANS_SRC register.
Landscape/Portrait Orientation interrupt status bit. Default value: 0.
Logic ‘1’ indicates that an interrupt was generated due to a change in the device orientation status. Logic ‘0’ indicates
that no change in orientation status was detected.
This bit is asserted whenever “NEWLP” bit in the PL_STATUS is asserted and the interrupt has been enabled.
This bit is cleared by reading the PL_STATUS register.
Pulse interrupt status bit. Default value: 0.
Logic ‘1’ indicates that an interrupt was generated due to single and/or double pulse event. Logic ‘0’ indicates that no
pulse event was detected.
This bit is asserted whenever “EA” bit in the PULSE_SRC is asserted and the interrupt has been enabled.
This bit is cleared by reading the PULSE_SRC register.
Freefall/Motion interrupt status bit. Default value: 0.
Logic ‘1’ indicates that the Freefall/Motion function interrupt is active. Logic ‘0’ indicates that no Freefall or Motion event
was detected.
This bit is asserted whenever “EA” bit in the FF_MT_SRC register is asserted and the FF_MT interrupt has been
enabled.
This bit is cleared by reading the FF_MT_SRC register.
Data Ready Interrupt bit status. Default value: 0.
Logic ‘1’ indicates that the X, Y, Z data ready interrupt is active indicating the presence of new data and/or data overrun.
Otherwise if it is a logic ‘0’ the X, Y, Z interrupt is not active.
This bit is asserted when the ZYXOW and/or ZYXDR is set and the interrupt has been enabled.
This bit is cleared by reading the X, Y, and Z data.
0
SRC_TRANS
Bit 5
SRC_LNDPRT
Bit 4
SRC_PULSE
Description
Bit 3
SRC_FF_MT
Bit 2
Bit 1
0
SRC_DRDY
MMA8452Q
Bit 0
25

Related parts for MMA8452QR1