LAN9218-MT SMSC, LAN9218-MT Datasheet - Page 19

CONTROLLER, ENET, 10/100, 100TQFP

LAN9218-MT

Manufacturer Part Number
LAN9218-MT
Description
CONTROLLER, ENET, 10/100, 100TQFP
Manufacturer
SMSC
Datasheet

Specifications of LAN9218-MT

Data Rate
100Mbps
No. Of Ports
2
Ethernet Type
IEEE 802.3 / 802.3u
Supply Current
40mA
Supply Voltage Range
2.97V To 3.63V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
TQFP
Interface Type
HBI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9218-MT
Manufacturer:
Standard
Quantity:
715
Part Number:
LAN9218-MT
Manufacturer:
SMSC
Quantity:
8 000
Part Number:
LAN9218-MT
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN9218-MT
0
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Datasheet
SMSC
Internal Regulator
Activity Indicator),
General Purpose
+3.3V I/O Power
Analog Ground
nLED1 (Speed
nLED2 (Link &
nLED3 (Full-
+3.3V Analog
Core Voltage
Core Ground
I/O Ground
Decoupling
PLL Power
Indicator
Indicator),
LAN9218
I/O data,
Test Pin
Duplex
RBIAS
NAME
Power
Power
).
GND_CORE
VDD_CORE
GPIO[2:0]/
nLED[3:1]
VDD_PLL
SYMBOL
GND_IO
VDD_IO
ATEST
RBIAS
VDD_A
VSS_A
VREG
Table 2.5 System and Power Signals (continued)
BUFFER
IS/O12/
TYPE
OD12
AI
P
P
P
P
P
P
P
P
I
DATASHEET
19
NUM
PINS
3
1
1
1
8
8
3
4
2
2
1
General Purpose I/O data: These three
general-purpose signals are fully programmable
as either push-pull output, open-drain output or
input by writing the GPIO_CFG configuration
register in the CSR’s. They are also multiplexed
as GP LED connections.
GPIO signals are Schmitt-triggered inputs.
When configured as LED outputs these signals
are open-drain.
nLED1 (Speed Indicator). This signal is driven
low when the operating speed is 100Mbs,
during auto-negotiation and when the cable is
disconnected. This signal is driven high only
during 10Mbs operation.
nLED2 (Link & Activity Indicator). This signal
is driven low (LED on) when the LAN9218
detects a valid link. This signal is pulsed high
(LED off) for 80mS whenever transmit or
receive activity is detected. This signal is then
driven low again for a minimum of 80mS, after
which time it will repeat the process if TX or RX
activity is detected. Effectively, LED2 is
activated solid for a link. When transmit or
receive activity is sensed LED2 will flash as an
activity indicator.
nLED3 (Full-Duplex Indicator). This signal is
driven low when the link is operating in full-
duplex mode.
PLL Bias: Connect to an external 12.0K ohm
1.0% resistor to ground. Used for the PLL Bias
circuit.
This pin must be connected to VDD for normal
operation.
3.3V input for internal voltage regulator
+3.3V I/O logic power supply pins
Ground for I/O pins
+3.3V analog power supply pins. See
Ground for analog circuitry
+1.8 V from internal core regulator. Both pins
must be connected together externally. Each
pin requires a 0.01uF decoupling capacitor. In
addition, pin 3 requires a bulk 10uF capacitor
(<2 Ohm ESR) in parallel. See
Ground for internal digital logic
+1.8V Power from the internal PLL regulator.
This pin must be connected to a 10uF capacitor
(<2 Ohm ESR), in parallel with a 0.01uF
capacitor to ground. See
DESCRIPTION
Note
Revision 1.93 (11-27-07)
2.1.
Note
2.1.
Note
2.1.

Related parts for LAN9218-MT