LAN9218-MT SMSC, LAN9218-MT Datasheet - Page 71

CONTROLLER, ENET, 10/100, 100TQFP

LAN9218-MT

Manufacturer Part Number
LAN9218-MT
Description
CONTROLLER, ENET, 10/100, 100TQFP
Manufacturer
SMSC
Datasheet

Specifications of LAN9218-MT

Data Rate
100Mbps
No. Of Ports
2
Ethernet Type
IEEE 802.3 / 802.3u
Supply Current
40mA
Supply Voltage Range
2.97V To 3.63V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
TQFP
Interface Type
HBI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9218-MT
Manufacturer:
Standard
Quantity:
715
Part Number:
LAN9218-MT
Manufacturer:
SMSC
Quantity:
8 000
Part Number:
LAN9218-MT
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN9218-MT
0
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Datasheet
SMSC
5.3.1
5.3.2
BASE ADDRESS
31-16
BITS
31:24
23-15
15-0
BITS
14
13
12
+ OFFSET
B8h - FCh
LAN9218
B4h
Chip ID. This read-only field identifies this design
Chip Revision
Interrupt Deassertion Interval (INT_DEAS). This field determines the
Interrupt Request Deassertion Interval in multiples of 10 microseconds.
Setting this field to zero causes the device to disable the INT_DEAS
Interval, reset the interval counter, and issue any pending interrupts. If a
new, non-zero value is written to this field, any subsequent interrupts will
obey the new setting.
Note:
Reserved
Interrupt Deassertion Interval Clear (INT_DEAS_CLR). Writing a one
to this register clears the de-assertion counter in the IRQ Controller, thus
causing a new de-assertion interval to begin (regardless of whether or
not the IRQ Controller is currently in an active de-assertion interval).
Interrupt Deassertion Status (INT_DEAS_STS). When set, this bit
indicates that interrupts are currently in a deassertion interval, and will
not be delivered to the IRQ pin. When this bit is clear, interrupts are not
currently in a deassertion interval, and will be delivered to the IRQ pin.
Master Interrupt (IRQ_INT). This read-only bit indicates the state of the
internal IRQ line, regardless of the setting of the IRQ_EN bit, or the state
of the interrupt de-assertion function. When this bit is high, one of the
enabled interrupts is currently active.
ID_REV—Chip ID and Revision
This register contains the ID and Revision fields for this design.
IRQ_CFG—Interrupt Configuration Register
This register configures and indicates the state of the IRQ signal.
Offset:
Offset:
This field does not apply to the PME interrupt.
RESERVED
E2P_DATA
Table 5.1 Direct Address Register Map (continued)
SYMBOL
CONTROL AND STATUS REGISTERS
DESCRIPTION
DESCRIPTION
50h
54h
DATASHEET
EEPROM Data
Reserved for future use
71
REGISTER NAME
Size:
Size:
32 bits
32 bits
TYPE
R/W
TYPE
RO
SC
SC
RO
RO
RO
Revision 1.93 (11-27-07)
00000000h
DEFAULT
DEFAULT
DEFAULT
118Ah
0000h
-
0
0
0
0
-

Related parts for LAN9218-MT