5M240ZT100C5N Altera, 5M240ZT100C5N Datasheet - Page 7

no-image

5M240ZT100C5N

Manufacturer Part Number
5M240ZT100C5N
Description
IC CPLD FLASH, 192, 7.5NS, 118.3MHZ, TQFP-100
Manufacturer
Altera
Series
MAX Vr

Specifications of 5M240ZT100C5N

Cpld Type
FLASH
No. Of Macrocells
192
No. Of I/o's
79
Propagation Delay
7.5ns
Global Clock Setup Time
4.6ns
Frequency
118.3MHz
Supply Voltage Range
1.71V To 1.89V
Rohs Compliant
Yes
Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.5ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
240
Number Of Macrocells
192
Number Of Gates
-
Number Of I /o
79
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
5M240ZT100C5N
Manufacturer:
ALTERA45
Quantity:
895
Part Number:
5M240ZT100C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
5M240ZT100C5N
Manufacturer:
ALTERA
0
Part Number:
5M240ZT100C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
5M240ZT100C5N
0
Part Number:
5M240ZT100C5N+CODE
Manufacturer:
ALTERA
0
Chapter 3: DC and Switching Characteristics for MAX V Devices
Operating Conditions
Table 3–9. 1.5-V I/O Specifications for MAX V Devices
Table 3–10. 1.2-V I/O Specifications for MAX V Devices
Table 3–11. 3.3-V PCI Specifications for MAX V Devices
Table 3–12. LVDS Specifications for MAX V Devices
January 2011 Altera Corporation
V
V
V
V
V
Notes to
(1) This specification is supported across all the programmable drive strength settings available for this I/O standard, as shown in the
(2) This maximum V
V
V
V
V
V
Note to
(1) This specification is supported across all the programmable drive strength settings available for this I/O standard, as shown in the
V
V
V
V
V
Note to
(1) 3.3-V PCI I/O standard is only supported in Bank 3 of the 5M1270Z and 5M2210Z devices.
V
V
V
Note to
(1) Supports emulated LVDS output using a three-resistor network (LVDS_E_3R).
CCIO
IH
IL
OH
OL
CCIO
IH
IL
OH
OL
CCIO
IH
IL
OH
OL
CCIO
OD
OS
Symbol
Symbol
Symbol
Symbol
MAX V Device Architecture
in
MAX V Device Architecture
Table 3–2 on page
Table
Table
Table
Table
3–10:
3–11:
3–12:
3–9:
I/O supply voltage
Differential output voltage swing
Output offset voltage
I/O supply voltage
High-level input voltage
Low-level input voltage
High-level output voltage
Low-level output voltage
I/O supply voltage
High-level input voltage
Low-level input voltage
High-level output voltage
Low-level output voltage
I/O supply voltage
High-level input voltage
Low-level input voltage
High-level output voltage
Low-level output voltage
IH
reflects the JEDEC specification. The MAX V input buffer can tolerate a V
3–2.
Parameter
chapter.
chapter.
Parameter
Parameter
Parameter
IOH = –2 mA
IOH = –2 mA
IOH = –500 µA
IOL = 2 mA
IOL = 2 mA
IOL = 1.5 mA
(Note 1)
Conditions
Conditions
Conditions
Conditions
(Note 1)
(1)
(1)
(1)
(1)
0.5 × V
0.9 × V
Minimum
Minimum
2.375
1.125
–0.5
0.65 × V
0.75 × V
0.75 × V
3.0
247
0.8 × V
Minimum
Minimum
1.425
IH
CCIO
CCIO
–0.3
1.14
–0.3
maximum of 4.0, as specified by the V
CCIO
CCIO
CCIO
CCIO
Typical
Typical
1.25
3.3
2.5
V
CCIO
0.35 × V
0.25 × V
0.25 × V
0.25 × V
V
Maximum
Maximum
CCIO
1.575
1.26
+ 0.3
V
0.3 × V
0.1 × V
Maximum
Maximum
MAX V Device Handbook
+ 0.3
CCIO
2.625
1.375
CCIO
CCIO
CCIO
CCIO
3.6
600
(2)
+ 0.5
CCIO
CCIO
I
parameter
Unit
Unit
V
V
V
V
V
V
V
V
V
V
Unit
Unit
mV
V
V
V
V
V
V
V
3–7

Related parts for 5M240ZT100C5N