M4A5-192/96-10VNC LATTICE SEMICONDUCTOR, M4A5-192/96-10VNC Datasheet - Page 12

MACH4 ISP EEPLD, SMD, TQFP144, 5V

M4A5-192/96-10VNC

Manufacturer Part Number
M4A5-192/96-10VNC
Description
MACH4 ISP EEPLD, SMD, TQFP144, 5V
Manufacturer
LATTICE SEMICONDUCTOR
Series
IspMACH 4Ar
Datasheet

Specifications of M4A5-192/96-10VNC

No. Of Macrocells
192
No. Of I/o's
96
Propagation Delay
10ns
Frequency
100MHz
Supply Voltage Range
4.75V To 5.25V
Operating Temperature Range
0°C To +70°C
Logic Case
RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M4A5-192/96-10VNC
Manufacturer:
Lattice
Quantity:
135
Part Number:
M4A5-192/96-10VNC
Manufacturer:
CITIZEN
Quantity:
7 297
Part Number:
M4A5-192/96-10VNC
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
M4A5-192/96-10VNC
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
M4A5-192/96-10VNC-12VNI
Manufacturer:
LATTICE
Quantity:
67
Part Number:
M4A5-192/96-10VNC-12VNI
Manufacturer:
LATTICE
Quantity:
7
Note:
1. Polarity of CLK/LE can be programmed
Although the macrocell shows only one input to the register, the XOR gate in the logic allocator
allows the D-, T-type register to emulate J-K, and S-R behavior. In this case, the available product
terms are divided between J and K (or S and R). When configured as J-K, S-R, or T-type, the
extra product term must be used on the XOR gate input for flip-flop emulation. In any register
type, the polarity of the inputs can be programmed.
The clock input to the flip-flop can select any of the four PAL block clocks in synchronous mode,
with the additional choice of either polarity of an individual product term clock in the
asynchronous mode.
The initialization circuit depends on the mode. In synchronous mode (Figure 7), asynchronous
reset and preset are provided, each driven by a product term common to the entire PAL block.
12
D-type Register
T-type Register
D-type Latch
Product Terms
Initialization
PAL-Block
Configuration
a. Power-up reset
Power-Up
Reset
Figure 7. Synchronous Mode Initialization Configurations
D/T/L
AP
Table 8. Register/Latch Operation
Input(s)
AR
Q
D=X
D=0
D=1
D=X
D=0
D=1
T=X
T=0
T=1
17466G-012
ispMACH 4A Family
Product Terms
Initialization
PAL-Block
0,1, ↓ (↑)
0, 1, ↓ (↑)
CLK/LE
↑ (↓)
↑ (↓)
↑ (↓)
↑ (↓)
1(0)
0(1)
0(1)
1
Power-Up
b. Power-up preset
Preset
D/L
AP
Q+
Q
Q
Q
Q
Q
0
1
0
1
17466G-013
AR
Q

Related parts for M4A5-192/96-10VNC