P87LPC761BN NXP Semiconductors, P87LPC761BN Datasheet - Page 8

no-image

P87LPC761BN

Manufacturer Part Number
P87LPC761BN
Description
IC, MCU 8BIT 80C51 2K OTP, DIP16
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P87LPC761BN

Controller Family/series
(8051) 8052
Core Size
8bit
No. Of I/o's
14
Program Memory Size
2KB
Ram Memory Size
128Byte
Cpu Speed
20MHz
Oscillator Type
External, Internal
No. Of Timers
2
Digital
RoHS Compliant
Package
16PDIP
Device Core
80C51
Family Name
87LP
Maximum Speed
20 MHz
Ram Size
128 Byte
Operating Supply Voltage
5 V
Data Bus Width
8 Bit
Program Memory Type
EPROM
Number Of Programmable I/os
14
Interface Type
I2C/UART
Operating Temperature
0 to 70 °C
Number Of Timers
2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P87LPC761BN
Manufacturer:
TI
Quantity:
6
Philips Semiconductors
PIN DESCRIPTIONS
2002 Mar 07
P0.0–P0.1
P0.3–P0.6
P1.0–P1.3
P1.5–P1.7
P2.0–P2.1
V
V
MNEMONIC
SS
DD
Low power, low price, low pin count (16 pin)
microcontroller with 2 kbyte OTP
2–3, 7–10
PIN NO.
13–16
1, 11,
5, 6
16
15
14
13
10
12
11
1
9
8
7
3
6
5
4
TYPE
I/O
I/O
I/O
I/O
I/O
I/O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
Port 0: Port 0 is an 6-bit I/O port with a user-configurable output type. Port 0 latches are configured in
the quasi-bidirectional mode and have either ones or zeros written to them during reset, as determined
by the PRHI bit in the UCFG1 configuration byte. The operation of port 0 pins as inputs and outputs
depends upon the port configuration selected. Each port pin is configured independently. Refer to the
section on I/O port configuration and the DC Electrical Characteristics for details.
The Keyboard Interrupt feature operates with port 0 pins.
Port 0 also provides various special functions as described below.
Port 1: Port 1 is an 8-bit I/O port with a user-configurable output type, except for three pins as noted
below. Port 1 latches are configured in the quasi-bidirectional mode and have either ones or zeros
written to them during reset, as determined by the PRHI bit in the UCFG1 configuration byte. The
operation of the configurable port 1 pins as inputs and outputs depends upon the port configuration
selected. Each of the configurable port pins are programmed independently. Refer to the section on I/O
port configuration and the DC Electrical Characteristics for details.
Port 1 also provides various special functions as described below.
Port 2: Port 2 is a 2-bit I/O port with a user-configurable output type. Port 2 latches are configured in the
quasi-bidirectional mode and have either ones or zeros written to them during reset, as determined by
the PRHI bit in the UCFG1 configuration byte. The operation of port 2 pins as inputs and outputs
depends upon the port configuration selected. Each port pin is configured independently. Refer to the
section on I/O port configuration and the DC Electrical Characteristics for details.
Port 2 also provides various special functions as described below.
Ground: 0V reference.
Power Supply: This is the power supply voltage for normal operation as well as Idle and
Power Down modes.
P0.0
P0.1
P0.3
P0.4
P0.5
P0.6
P1.0
P1.1
P1.2
P1.3
P1.5
P2.0
P2.1
CMP2
CIN2B
CIN1B
CIN1A
CMPREF
CMP1
TxD
RxD
T0
SCL
INT0
SDA
RST
X2
CLKOUT
X1
Comparator 2 output.
Comparator 2 positive input B.
Comparator 1 positive input B.
Comparator 1 positive input A.
Comparator reference (negative) input.
Comparator 1 output.
Transmitter output for the serial port.
Receiver input for the serial port.
Timer/counter 0 external count input or overflow output.
I
drain, in order to conform to I
External interrupt 0 input.
I
drain, in order to conform to I
External Reset input (if selected via EPROM configuration). A low on this pin
resets the microcontroller, causing I/O ports and peripherals to take on their
default states, and the processor begins execution at address 0. When used
as a port pin, P1.5 is a Schmitt trigger input only.
Output from the oscillator amplifier (when a crystal oscillator option is
selected via the EPROM configuration).
CPU clock divided by 6 clock output when enabled via SFR bit and in
conjunction with internal RC oscillator or external clock input.
Input to the oscillator circuit and internal clock generator circuits (when
selected via the EPROM configuration).
2
2
C serial clock input/output. When configured as an output, P1.2 is open
C serial data input/output. When configured as an output, P1.3 is open
5
NAME AND FUNCTION
2
2
C specifications.
C specifications.
P87LPC761
Preliminary data

Related parts for P87LPC761BN