P89LPC936FA NXP Semiconductors, P89LPC936FA Datasheet - Page 40

MCU 8BIT 80C51 16K FLASH, PLCC28

P89LPC936FA

Manufacturer Part Number
P89LPC936FA
Description
MCU 8BIT 80C51 16K FLASH, PLCC28
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P89LPC936FA

Controller Family/series
(8051) 8052
Core Size
8bit
No. Of I/o's
26
Program Memory Size
16KB
Eeprom Memory Size
512Byte
Ram Memory Size
768Byte
Cpu Speed
18MHz
Oscillator Type
External,
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P89LPC936FA
Manufacturer:
NXP
Quantity:
1 188
Part Number:
P89LPC936FA,529
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
P89LPC936FAЈ¬529
Manufacturer:
NXP
Quantity:
296
NXP Semiconductors
P89LPC933_934_935_936
Product data sheet
8.20.10 The 9
8.20.7 Break detect
8.20.8 Double buffering
8.20.9 Transmit interrupts with double buffering enabled (modes 1, 2 and 3)
Break detect is reported in the status register (SSTAT). A break is detected when
11 consecutive bits are sensed LOW. The break detect can be used to reset the device
and force the device into ISP mode.
The UART has a transmit double buffer that allows buffering of the next character to be
written to SBUF while the first character is being transmitted. Double buffering allows
transmission of a string of characters with only one stop bit between any two characters,
as long as the next character is written between the start bit and the stop bit of the
previous character.
Double buffering can be disabled. If disabled (DBMOD, i.e., SSTAT.7 = 0), the UART is
compatible with the conventional 80C51 UART. If enabled, the UART allows writing to
SnBUF while the previous data is being shifted out. Double buffering is only allowed in
Modes 1, 2 and 3. When operated in Mode 0, double buffering must be disabled
(DBMOD = 0).
Unlike the conventional UART, in double buffering mode, the Tx interrupt is generated
when the double buffer is ready to receive new data.
If double buffering is disabled TB8 can be written before or after SBUF is written, as long
as TB8 is updated some time before that bit is shifted out. TB8 must not be changed until
the bit is shifted out, as indicated by the Tx interrupt.
If double buffering is enabled, TB8 must be updated before SBUF is written, as TB8 will
be double-buffered together with SBUF data.
th
bit (bit 8) in double buffering (modes 1, 2 and 3)
All information provided in this document is subject to legal disclaimers.
Rev. 8 — 12 January 2011
8-bit microcontroller with accelerated two-clock 80C51 core
P89LPC933/934/935/936
© NXP B.V. 2011. All rights reserved.
40 of 77

Related parts for P89LPC936FA